mips_mipssim.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * QEMU/mipssim emulation
  3. *
  4. * Emulates a very simple machine model similar to the one used by the
  5. * proprietary MIPS emulator.
  6. *
  7. * Copyright (c) 2007 Thiemo Seufer
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a copy
  10. * of this software and associated documentation files (the "Software"), to deal
  11. * in the Software without restriction, including without limitation the rights
  12. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  13. * copies of the Software, and to permit persons to whom the Software is
  14. * furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in
  17. * all copies or substantial portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  23. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  24. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  25. * THE SOFTWARE.
  26. */
  27. #include "hw.h"
  28. #include "mips.h"
  29. #include "mips_cpudevs.h"
  30. #include "pc.h"
  31. #include "isa.h"
  32. #include "net.h"
  33. #include "sysemu.h"
  34. #include "boards.h"
  35. #include "mips-bios.h"
  36. #include "loader.h"
  37. #include "elf.h"
  38. #include "sysbus.h"
  39. #include "exec-memory.h"
  40. static struct _loaderparams {
  41. int ram_size;
  42. const char *kernel_filename;
  43. const char *kernel_cmdline;
  44. const char *initrd_filename;
  45. } loaderparams;
  46. typedef struct ResetData {
  47. CPUState *env;
  48. uint64_t vector;
  49. } ResetData;
  50. static int64_t load_kernel(void)
  51. {
  52. int64_t entry, kernel_high;
  53. long kernel_size;
  54. long initrd_size;
  55. ram_addr_t initrd_offset;
  56. int big_endian;
  57. #ifdef TARGET_WORDS_BIGENDIAN
  58. big_endian = 1;
  59. #else
  60. big_endian = 0;
  61. #endif
  62. kernel_size = load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys,
  63. NULL, (uint64_t *)&entry, NULL,
  64. (uint64_t *)&kernel_high, big_endian,
  65. ELF_MACHINE, 1);
  66. if (kernel_size >= 0) {
  67. if ((entry & ~0x7fffffffULL) == 0x80000000)
  68. entry = (int32_t)entry;
  69. } else {
  70. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  71. loaderparams.kernel_filename);
  72. exit(1);
  73. }
  74. /* load initrd */
  75. initrd_size = 0;
  76. initrd_offset = 0;
  77. if (loaderparams.initrd_filename) {
  78. initrd_size = get_image_size (loaderparams.initrd_filename);
  79. if (initrd_size > 0) {
  80. initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
  81. if (initrd_offset + initrd_size > loaderparams.ram_size) {
  82. fprintf(stderr,
  83. "qemu: memory too small for initial ram disk '%s'\n",
  84. loaderparams.initrd_filename);
  85. exit(1);
  86. }
  87. initrd_size = load_image_targphys(loaderparams.initrd_filename,
  88. initrd_offset, loaderparams.ram_size - initrd_offset);
  89. }
  90. if (initrd_size == (target_ulong) -1) {
  91. fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
  92. loaderparams.initrd_filename);
  93. exit(1);
  94. }
  95. }
  96. return entry;
  97. }
  98. static void main_cpu_reset(void *opaque)
  99. {
  100. ResetData *s = (ResetData *)opaque;
  101. CPUState *env = s->env;
  102. cpu_reset(env);
  103. env->active_tc.PC = s->vector & ~(target_ulong)1;
  104. if (s->vector & 1) {
  105. env->hflags |= MIPS_HFLAG_M16;
  106. }
  107. }
  108. static void mipsnet_init(int base, qemu_irq irq, NICInfo *nd)
  109. {
  110. DeviceState *dev;
  111. SysBusDevice *s;
  112. dev = qdev_create(NULL, "mipsnet");
  113. qdev_set_nic_properties(dev, nd);
  114. qdev_init_nofail(dev);
  115. s = sysbus_from_qdev(dev);
  116. sysbus_connect_irq(s, 0, irq);
  117. memory_region_add_subregion(get_system_io(),
  118. base,
  119. sysbus_mmio_get_region(s, 0));
  120. }
  121. static void
  122. mips_mipssim_init (ram_addr_t ram_size,
  123. const char *boot_device,
  124. const char *kernel_filename, const char *kernel_cmdline,
  125. const char *initrd_filename, const char *cpu_model)
  126. {
  127. char *filename;
  128. MemoryRegion *address_space_mem = get_system_memory();
  129. MemoryRegion *ram = g_new(MemoryRegion, 1);
  130. MemoryRegion *bios = g_new(MemoryRegion, 1);
  131. CPUState *env;
  132. ResetData *reset_info;
  133. int bios_size;
  134. /* Init CPUs. */
  135. if (cpu_model == NULL) {
  136. #ifdef TARGET_MIPS64
  137. cpu_model = "5Kf";
  138. #else
  139. cpu_model = "24Kf";
  140. #endif
  141. }
  142. env = cpu_init(cpu_model);
  143. if (!env) {
  144. fprintf(stderr, "Unable to find CPU definition\n");
  145. exit(1);
  146. }
  147. reset_info = g_malloc0(sizeof(ResetData));
  148. reset_info->env = env;
  149. reset_info->vector = env->active_tc.PC;
  150. qemu_register_reset(main_cpu_reset, reset_info);
  151. /* Allocate RAM. */
  152. memory_region_init_ram(ram, NULL, "mips_mipssim.ram", ram_size);
  153. memory_region_init_ram(bios, NULL, "mips_mipssim.bios", BIOS_SIZE);
  154. memory_region_set_readonly(bios, true);
  155. memory_region_add_subregion(address_space_mem, 0, ram);
  156. /* Map the BIOS / boot exception handler. */
  157. memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
  158. /* Load a BIOS / boot exception handler image. */
  159. if (bios_name == NULL)
  160. bios_name = BIOS_FILENAME;
  161. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  162. if (filename) {
  163. bios_size = load_image_targphys(filename, 0x1fc00000LL, BIOS_SIZE);
  164. g_free(filename);
  165. } else {
  166. bios_size = -1;
  167. }
  168. if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
  169. /* Bail out if we have neither a kernel image nor boot vector code. */
  170. fprintf(stderr,
  171. "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n",
  172. filename);
  173. exit(1);
  174. } else {
  175. /* We have a boot vector start address. */
  176. env->active_tc.PC = (target_long)(int32_t)0xbfc00000;
  177. }
  178. if (kernel_filename) {
  179. loaderparams.ram_size = ram_size;
  180. loaderparams.kernel_filename = kernel_filename;
  181. loaderparams.kernel_cmdline = kernel_cmdline;
  182. loaderparams.initrd_filename = initrd_filename;
  183. reset_info->vector = load_kernel();
  184. }
  185. /* Init CPU internal devices. */
  186. cpu_mips_irq_init_cpu(env);
  187. cpu_mips_clock_init(env);
  188. /* Register 64 KB of ISA IO space at 0x1fd00000. */
  189. isa_mmio_init(0x1fd00000, 0x00010000);
  190. /* A single 16450 sits at offset 0x3f8. It is attached to
  191. MIPS CPU INT2, which is interrupt 4. */
  192. if (serial_hds[0])
  193. serial_init(0x3f8, env->irq[4], 115200, serial_hds[0]);
  194. if (nd_table[0].vlan)
  195. /* MIPSnet uses the MIPS CPU INT0, which is interrupt 2. */
  196. mipsnet_init(0x4200, env->irq[2], &nd_table[0]);
  197. }
  198. static QEMUMachine mips_mipssim_machine = {
  199. .name = "mipssim",
  200. .desc = "MIPS MIPSsim platform",
  201. .init = mips_mipssim_init,
  202. };
  203. static void mips_mipssim_machine_init(void)
  204. {
  205. qemu_register_machine(&mips_mipssim_machine);
  206. }
  207. machine_init(mips_mipssim_machine_init);