mips_jazz.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * QEMU MIPS Jazz support
  3. *
  4. * Copyright (c) 2007-2008 Hervé Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "mips.h"
  26. #include "mips_cpudevs.h"
  27. #include "pc.h"
  28. #include "isa.h"
  29. #include "fdc.h"
  30. #include "sysemu.h"
  31. #include "arch_init.h"
  32. #include "boards.h"
  33. #include "net.h"
  34. #include "esp.h"
  35. #include "mips-bios.h"
  36. #include "loader.h"
  37. #include "mc146818rtc.h"
  38. #include "blockdev.h"
  39. #include "sysbus.h"
  40. #include "exec-memory.h"
  41. enum jazz_model_e
  42. {
  43. JAZZ_MAGNUM,
  44. JAZZ_PICA61,
  45. };
  46. static void main_cpu_reset(void *opaque)
  47. {
  48. CPUState *env = opaque;
  49. cpu_reset(env);
  50. }
  51. static uint64_t rtc_read(void *opaque, target_phys_addr_t addr, unsigned size)
  52. {
  53. return cpu_inw(0x71);
  54. }
  55. static void rtc_write(void *opaque, target_phys_addr_t addr,
  56. uint64_t val, unsigned size)
  57. {
  58. cpu_outw(0x71, val & 0xff);
  59. }
  60. static const MemoryRegionOps rtc_ops = {
  61. .read = rtc_read,
  62. .write = rtc_write,
  63. .endianness = DEVICE_NATIVE_ENDIAN,
  64. };
  65. static uint64_t dma_dummy_read(void *opaque, target_phys_addr_t addr,
  66. unsigned size)
  67. {
  68. /* Nothing to do. That is only to ensure that
  69. * the current DMA acknowledge cycle is completed. */
  70. return 0xff;
  71. }
  72. static void dma_dummy_write(void *opaque, target_phys_addr_t addr,
  73. uint64_t val, unsigned size)
  74. {
  75. /* Nothing to do. That is only to ensure that
  76. * the current DMA acknowledge cycle is completed. */
  77. }
  78. static const MemoryRegionOps dma_dummy_ops = {
  79. .read = dma_dummy_read,
  80. .write = dma_dummy_write,
  81. .endianness = DEVICE_NATIVE_ENDIAN,
  82. };
  83. #define MAGNUM_BIOS_SIZE_MAX 0x7e000
  84. #define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
  85. static void cpu_request_exit(void *opaque, int irq, int level)
  86. {
  87. CPUState *env = cpu_single_env;
  88. if (env && level) {
  89. cpu_exit(env);
  90. }
  91. }
  92. static void mips_jazz_init(MemoryRegion *address_space,
  93. MemoryRegion *address_space_io,
  94. ram_addr_t ram_size,
  95. const char *cpu_model,
  96. enum jazz_model_e jazz_model)
  97. {
  98. char *filename;
  99. int bios_size, n;
  100. CPUState *env;
  101. qemu_irq *rc4030, *i8259;
  102. rc4030_dma *dmas;
  103. void* rc4030_opaque;
  104. MemoryRegion *rtc = g_new(MemoryRegion, 1);
  105. MemoryRegion *i8042 = g_new(MemoryRegion, 1);
  106. MemoryRegion *dma_dummy = g_new(MemoryRegion, 1);
  107. NICInfo *nd;
  108. DeviceState *dev;
  109. SysBusDevice *sysbus;
  110. ISADevice *pit;
  111. DriveInfo *fds[MAX_FD];
  112. qemu_irq esp_reset, dma_enable;
  113. qemu_irq *cpu_exit_irq;
  114. MemoryRegion *ram = g_new(MemoryRegion, 1);
  115. MemoryRegion *bios = g_new(MemoryRegion, 1);
  116. MemoryRegion *bios2 = g_new(MemoryRegion, 1);
  117. /* init CPUs */
  118. if (cpu_model == NULL) {
  119. #ifdef TARGET_MIPS64
  120. cpu_model = "R4000";
  121. #else
  122. /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
  123. cpu_model = "24Kf";
  124. #endif
  125. }
  126. env = cpu_init(cpu_model);
  127. if (!env) {
  128. fprintf(stderr, "Unable to find CPU definition\n");
  129. exit(1);
  130. }
  131. qemu_register_reset(main_cpu_reset, env);
  132. /* allocate RAM */
  133. memory_region_init_ram(ram, NULL, "mips_jazz.ram", ram_size);
  134. memory_region_add_subregion(address_space, 0, ram);
  135. memory_region_init_ram(bios, NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE);
  136. memory_region_set_readonly(bios, true);
  137. memory_region_init_alias(bios2, "mips_jazz.bios", bios,
  138. 0, MAGNUM_BIOS_SIZE);
  139. memory_region_add_subregion(address_space, 0x1fc00000LL, bios);
  140. memory_region_add_subregion(address_space, 0xfff00000LL, bios2);
  141. /* load the BIOS image. */
  142. if (bios_name == NULL)
  143. bios_name = BIOS_FILENAME;
  144. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  145. if (filename) {
  146. bios_size = load_image_targphys(filename, 0xfff00000LL,
  147. MAGNUM_BIOS_SIZE);
  148. g_free(filename);
  149. } else {
  150. bios_size = -1;
  151. }
  152. if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
  153. fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
  154. bios_name);
  155. exit(1);
  156. }
  157. /* Init CPU internal devices */
  158. cpu_mips_irq_init_cpu(env);
  159. cpu_mips_clock_init(env);
  160. /* Chipset */
  161. rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas);
  162. memory_region_init_io(dma_dummy, &dma_dummy_ops, NULL, "dummy_dma", 0x1000);
  163. memory_region_add_subregion(address_space, 0x8000d000, dma_dummy);
  164. /* ISA devices */
  165. isa_bus_new(NULL, address_space_io);
  166. i8259 = i8259_init(env->irq[4]);
  167. isa_bus_irqs(i8259);
  168. cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
  169. DMA_init(0, cpu_exit_irq);
  170. pit = pit_init(0x40, 0);
  171. pcspk_init(pit);
  172. /* ISA IO space at 0x90000000 */
  173. isa_mmio_init(0x90000000, 0x01000000);
  174. isa_mem_base = 0x11000000;
  175. /* Video card */
  176. switch (jazz_model) {
  177. case JAZZ_MAGNUM:
  178. dev = qdev_create(NULL, "sysbus-g364");
  179. qdev_init_nofail(dev);
  180. sysbus = sysbus_from_qdev(dev);
  181. sysbus_mmio_map(sysbus, 0, 0x60080000);
  182. sysbus_mmio_map(sysbus, 1, 0x40000000);
  183. sysbus_connect_irq(sysbus, 0, rc4030[3]);
  184. {
  185. /* Simple ROM, so user doesn't have to provide one */
  186. MemoryRegion *rom_mr = g_new(MemoryRegion, 1);
  187. memory_region_init_ram(rom_mr, NULL, "g364fb.rom", 0x80000);
  188. memory_region_set_readonly(rom_mr, true);
  189. uint8_t *rom = memory_region_get_ram_ptr(rom_mr);
  190. memory_region_add_subregion(address_space, 0x60000000, rom_mr);
  191. rom[0] = 0x10; /* Mips G364 */
  192. }
  193. break;
  194. case JAZZ_PICA61:
  195. isa_vga_mm_init(0x40000000, 0x60000000, 0, get_system_memory());
  196. break;
  197. default:
  198. break;
  199. }
  200. /* Network controller */
  201. for (n = 0; n < nb_nics; n++) {
  202. nd = &nd_table[n];
  203. if (!nd->model)
  204. nd->model = g_strdup("dp83932");
  205. if (strcmp(nd->model, "dp83932") == 0) {
  206. dp83932_init(nd, 0x80001000, 2, rc4030[4],
  207. rc4030_opaque, rc4030_dma_memory_rw);
  208. break;
  209. } else if (strcmp(nd->model, "?") == 0) {
  210. fprintf(stderr, "qemu: Supported NICs: dp83932\n");
  211. exit(1);
  212. } else {
  213. fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
  214. exit(1);
  215. }
  216. }
  217. /* SCSI adapter */
  218. esp_init(0x80002000, 0,
  219. rc4030_dma_read, rc4030_dma_write, dmas[0],
  220. rc4030[5], &esp_reset, &dma_enable);
  221. /* Floppy */
  222. if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
  223. fprintf(stderr, "qemu: too many floppy drives\n");
  224. exit(1);
  225. }
  226. for (n = 0; n < MAX_FD; n++) {
  227. fds[n] = drive_get(IF_FLOPPY, 0, n);
  228. }
  229. fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds);
  230. /* Real time clock */
  231. rtc_init(1980, NULL);
  232. memory_region_init_io(rtc, &rtc_ops, NULL, "rtc", 0x1000);
  233. memory_region_add_subregion(address_space, 0x80004000, rtc);
  234. /* Keyboard (i8042) */
  235. i8042_mm_init(rc4030[6], rc4030[7], i8042, 0x1000, 0x1);
  236. memory_region_add_subregion(address_space, 0x80005000, i8042);
  237. /* Serial ports */
  238. if (serial_hds[0]) {
  239. serial_mm_init(address_space, 0x80006000, 0, rc4030[8], 8000000/16,
  240. serial_hds[0], DEVICE_NATIVE_ENDIAN);
  241. }
  242. if (serial_hds[1]) {
  243. serial_mm_init(address_space, 0x80007000, 0, rc4030[9], 8000000/16,
  244. serial_hds[1], DEVICE_NATIVE_ENDIAN);
  245. }
  246. /* Parallel port */
  247. if (parallel_hds[0])
  248. parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]);
  249. /* Sound card */
  250. /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
  251. audio_init(i8259, NULL);
  252. /* NVRAM */
  253. dev = qdev_create(NULL, "ds1225y");
  254. qdev_init_nofail(dev);
  255. sysbus = sysbus_from_qdev(dev);
  256. sysbus_mmio_map(sysbus, 0, 0x80009000);
  257. /* LED indicator */
  258. jazz_led_init(0x8000f000);
  259. }
  260. static
  261. void mips_magnum_init (ram_addr_t ram_size,
  262. const char *boot_device,
  263. const char *kernel_filename, const char *kernel_cmdline,
  264. const char *initrd_filename, const char *cpu_model)
  265. {
  266. mips_jazz_init(get_system_memory(), get_system_io(),
  267. ram_size, cpu_model, JAZZ_MAGNUM);
  268. }
  269. static
  270. void mips_pica61_init (ram_addr_t ram_size,
  271. const char *boot_device,
  272. const char *kernel_filename, const char *kernel_cmdline,
  273. const char *initrd_filename, const char *cpu_model)
  274. {
  275. mips_jazz_init(get_system_memory(), get_system_io(),
  276. ram_size, cpu_model, JAZZ_PICA61);
  277. }
  278. static QEMUMachine mips_magnum_machine = {
  279. .name = "magnum",
  280. .desc = "MIPS Magnum",
  281. .init = mips_magnum_init,
  282. .use_scsi = 1,
  283. };
  284. static QEMUMachine mips_pica61_machine = {
  285. .name = "pica61",
  286. .desc = "Acer Pica 61",
  287. .init = mips_pica61_init,
  288. .use_scsi = 1,
  289. };
  290. static void mips_jazz_machine_init(void)
  291. {
  292. qemu_register_machine(&mips_magnum_machine);
  293. qemu_register_machine(&mips_pica61_machine);
  294. }
  295. machine_init(mips_jazz_machine_init);