mips_fulong2e.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * QEMU fulong 2e mini pc support
  3. *
  4. * Copyright (c) 2008 yajin (yajin@vm-kernel.org)
  5. * Copyright (c) 2009 chenming (chenming@rdc.faw.com.cn)
  6. * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com)
  7. * This code is licensed under the GNU GPL v2.
  8. */
  9. /*
  10. * Fulong 2e mini pc is based on ICT/ST Loongson 2e CPU (MIPS III like, 800MHz)
  11. * http://www.linux-mips.org/wiki/Fulong
  12. *
  13. * Loongson 2e user manual:
  14. * http://www.loongsondeveloper.com/doc/Loongson2EUserGuide.pdf
  15. */
  16. #include "hw.h"
  17. #include "pc.h"
  18. #include "fdc.h"
  19. #include "net.h"
  20. #include "boards.h"
  21. #include "smbus.h"
  22. #include "block.h"
  23. #include "flash.h"
  24. #include "mips.h"
  25. #include "mips_cpudevs.h"
  26. #include "pci.h"
  27. #include "usb-uhci.h"
  28. #include "qemu-char.h"
  29. #include "sysemu.h"
  30. #include "audio/audio.h"
  31. #include "qemu-log.h"
  32. #include "loader.h"
  33. #include "mips-bios.h"
  34. #include "ide.h"
  35. #include "elf.h"
  36. #include "vt82c686.h"
  37. #include "mc146818rtc.h"
  38. #include "blockdev.h"
  39. #include "exec-memory.h"
  40. #define DEBUG_FULONG2E_INIT
  41. #define ENVP_ADDR 0x80002000l
  42. #define ENVP_NB_ENTRIES 16
  43. #define ENVP_ENTRY_SIZE 256
  44. #define MAX_IDE_BUS 2
  45. /*
  46. * PMON is not part of qemu and released with BSD license, anyone
  47. * who want to build a pmon binary please first git-clone the source
  48. * from the git repository at:
  49. * http://www.loongson.cn/support/git/pmon
  50. * Then follow the "Compile Guide" available at:
  51. * http://dev.lemote.com/code/pmon
  52. *
  53. * Notes:
  54. * 1, don't use the source at http://dev.lemote.com/http_git/pmon.git
  55. * 2, use "Bonito2edev" to replace "dir_corresponding_to_your_target_hardware"
  56. * in the "Compile Guide".
  57. */
  58. #define FULONG_BIOSNAME "pmon_fulong2e.bin"
  59. /* PCI SLOT in fulong 2e */
  60. #define FULONG2E_VIA_SLOT 5
  61. #define FULONG2E_ATI_SLOT 6
  62. #define FULONG2E_RTL8139_SLOT 7
  63. static ISADevice *pit;
  64. static struct _loaderparams {
  65. int ram_size;
  66. const char *kernel_filename;
  67. const char *kernel_cmdline;
  68. const char *initrd_filename;
  69. } loaderparams;
  70. static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index,
  71. const char *string, ...)
  72. {
  73. va_list ap;
  74. int32_t table_addr;
  75. if (index >= ENVP_NB_ENTRIES)
  76. return;
  77. if (string == NULL) {
  78. prom_buf[index] = 0;
  79. return;
  80. }
  81. table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE;
  82. prom_buf[index] = tswap32(ENVP_ADDR + table_addr);
  83. va_start(ap, string);
  84. vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap);
  85. va_end(ap);
  86. }
  87. static int64_t load_kernel (CPUState *env)
  88. {
  89. int64_t kernel_entry, kernel_low, kernel_high;
  90. int index = 0;
  91. long initrd_size;
  92. ram_addr_t initrd_offset;
  93. uint32_t *prom_buf;
  94. long prom_size;
  95. if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL,
  96. (uint64_t *)&kernel_entry, (uint64_t *)&kernel_low,
  97. (uint64_t *)&kernel_high, 0, ELF_MACHINE, 1) < 0) {
  98. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  99. loaderparams.kernel_filename);
  100. exit(1);
  101. }
  102. /* load initrd */
  103. initrd_size = 0;
  104. initrd_offset = 0;
  105. if (loaderparams.initrd_filename) {
  106. initrd_size = get_image_size (loaderparams.initrd_filename);
  107. if (initrd_size > 0) {
  108. initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK;
  109. if (initrd_offset + initrd_size > ram_size) {
  110. fprintf(stderr,
  111. "qemu: memory too small for initial ram disk '%s'\n",
  112. loaderparams.initrd_filename);
  113. exit(1);
  114. }
  115. initrd_size = load_image_targphys(loaderparams.initrd_filename,
  116. initrd_offset, ram_size - initrd_offset);
  117. }
  118. if (initrd_size == (target_ulong) -1) {
  119. fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
  120. loaderparams.initrd_filename);
  121. exit(1);
  122. }
  123. }
  124. /* Setup prom parameters. */
  125. prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE);
  126. prom_buf = g_malloc(prom_size);
  127. prom_set(prom_buf, index++, "%s", loaderparams.kernel_filename);
  128. if (initrd_size > 0) {
  129. prom_set(prom_buf, index++, "rd_start=0x%" PRIx64 " rd_size=%li %s",
  130. cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size,
  131. loaderparams.kernel_cmdline);
  132. } else {
  133. prom_set(prom_buf, index++, "%s", loaderparams.kernel_cmdline);
  134. }
  135. /* Setup minimum environment variables */
  136. prom_set(prom_buf, index++, "busclock=33000000");
  137. prom_set(prom_buf, index++, "cpuclock=100000000");
  138. prom_set(prom_buf, index++, "memsize=%i", loaderparams.ram_size/1024/1024);
  139. prom_set(prom_buf, index++, "modetty0=38400n8r");
  140. prom_set(prom_buf, index++, NULL);
  141. rom_add_blob_fixed("prom", prom_buf, prom_size,
  142. cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR));
  143. return kernel_entry;
  144. }
  145. static void write_bootloader (CPUState *env, uint8_t *base, int64_t kernel_addr)
  146. {
  147. uint32_t *p;
  148. /* Small bootloader */
  149. p = (uint32_t *) base;
  150. stl_raw(p++, 0x0bf00010); /* j 0x1fc00040 */
  151. stl_raw(p++, 0x00000000); /* nop */
  152. /* Second part of the bootloader */
  153. p = (uint32_t *) (base + 0x040);
  154. stl_raw(p++, 0x3c040000); /* lui a0, 0 */
  155. stl_raw(p++, 0x34840002); /* ori a0, a0, 2 */
  156. stl_raw(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff)); /* lui a1, high(ENVP_ADDR) */
  157. stl_raw(p++, 0x34a50000 | (ENVP_ADDR & 0xffff)); /* ori a1, a0, low(ENVP_ADDR) */
  158. stl_raw(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */
  159. stl_raw(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff)); /* ori a2, a2, low(ENVP_ADDR + 8) */
  160. stl_raw(p++, 0x3c070000 | (loaderparams.ram_size >> 16)); /* lui a3, high(env->ram_size) */
  161. stl_raw(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff)); /* ori a3, a3, low(env->ram_size) */
  162. stl_raw(p++, 0x3c1f0000 | ((kernel_addr >> 16) & 0xffff)); /* lui ra, high(kernel_addr) */;
  163. stl_raw(p++, 0x37ff0000 | (kernel_addr & 0xffff)); /* ori ra, ra, low(kernel_addr) */
  164. stl_raw(p++, 0x03e00008); /* jr ra */
  165. stl_raw(p++, 0x00000000); /* nop */
  166. }
  167. static void main_cpu_reset(void *opaque)
  168. {
  169. CPUState *env = opaque;
  170. cpu_reset(env);
  171. /* TODO: 2E reset stuff */
  172. if (loaderparams.kernel_filename) {
  173. env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL));
  174. }
  175. }
  176. uint8_t eeprom_spd[0x80] = {
  177. 0x80,0x08,0x07,0x0d,0x09,0x02,0x40,0x00,0x04,0x70,
  178. 0x70,0x00,0x82,0x10,0x00,0x01,0x0e,0x04,0x0c,0x01,
  179. 0x02,0x20,0x80,0x75,0x70,0x00,0x00,0x50,0x3c,0x50,
  180. 0x2d,0x20,0xb0,0xb0,0x50,0x50,0x00,0x00,0x00,0x00,
  181. 0x00,0x41,0x48,0x3c,0x32,0x75,0x00,0x00,0x00,0x00,
  182. 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
  183. 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
  184. 0x00,0x00,0x00,0x9c,0x7b,0x07,0x00,0x00,0x00,0x00,
  185. 0x00,0x00,0x00,0x00,0x48,0x42,0x35,0x34,0x41,0x32,
  186. 0x35,0x36,0x38,0x4b,0x4e,0x2d,0x41,0x37,0x35,0x42,
  187. 0x20,0x30,0x20
  188. };
  189. /* Audio support */
  190. static void audio_init (PCIBus *pci_bus)
  191. {
  192. vt82c686b_ac97_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 5));
  193. vt82c686b_mc97_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 6));
  194. }
  195. /* Network support */
  196. static void network_init (void)
  197. {
  198. int i;
  199. for(i = 0; i < nb_nics; i++) {
  200. NICInfo *nd = &nd_table[i];
  201. const char *default_devaddr = NULL;
  202. if (i == 0 && (!nd->model || strcmp(nd->model, "rtl8139") == 0)) {
  203. /* The fulong board has a RTL8139 card using PCI SLOT 7 */
  204. default_devaddr = "07";
  205. }
  206. pci_nic_init_nofail(nd, "rtl8139", default_devaddr);
  207. }
  208. }
  209. static void cpu_request_exit(void *opaque, int irq, int level)
  210. {
  211. CPUState *env = cpu_single_env;
  212. if (env && level) {
  213. cpu_exit(env);
  214. }
  215. }
  216. static void mips_fulong2e_init(ram_addr_t ram_size, const char *boot_device,
  217. const char *kernel_filename, const char *kernel_cmdline,
  218. const char *initrd_filename, const char *cpu_model)
  219. {
  220. char *filename;
  221. MemoryRegion *address_space_mem = get_system_memory();
  222. MemoryRegion *ram = g_new(MemoryRegion, 1);
  223. MemoryRegion *bios = g_new(MemoryRegion, 1);
  224. long bios_size;
  225. int64_t kernel_entry;
  226. qemu_irq *i8259;
  227. qemu_irq *cpu_exit_irq;
  228. int via_devfn;
  229. PCIBus *pci_bus;
  230. i2c_bus *smbus;
  231. int i;
  232. DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
  233. CPUState *env;
  234. /* init CPUs */
  235. if (cpu_model == NULL) {
  236. cpu_model = "Loongson-2E";
  237. }
  238. env = cpu_init(cpu_model);
  239. if (!env) {
  240. fprintf(stderr, "Unable to find CPU definition\n");
  241. exit(1);
  242. }
  243. register_savevm(NULL, "cpu", 0, 3, cpu_save, cpu_load, env);
  244. qemu_register_reset(main_cpu_reset, env);
  245. /* fulong 2e has 256M ram. */
  246. ram_size = 256 * 1024 * 1024;
  247. /* fulong 2e has a 1M flash.Winbond W39L040AP70Z */
  248. bios_size = 1024 * 1024;
  249. /* allocate RAM */
  250. memory_region_init_ram(ram, NULL, "fulong2e.ram", ram_size);
  251. memory_region_init_ram(bios, NULL, "fulong2e.bios", bios_size);
  252. memory_region_set_readonly(bios, true);
  253. memory_region_add_subregion(address_space_mem, 0, ram);
  254. memory_region_add_subregion(address_space_mem, 0x1fc00000LL, bios);
  255. /* We do not support flash operation, just loading pmon.bin as raw BIOS.
  256. * Please use -L to set the BIOS path and -bios to set bios name. */
  257. if (kernel_filename) {
  258. loaderparams.ram_size = ram_size;
  259. loaderparams.kernel_filename = kernel_filename;
  260. loaderparams.kernel_cmdline = kernel_cmdline;
  261. loaderparams.initrd_filename = initrd_filename;
  262. kernel_entry = load_kernel (env);
  263. write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry);
  264. } else {
  265. if (bios_name == NULL) {
  266. bios_name = FULONG_BIOSNAME;
  267. }
  268. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  269. if (filename) {
  270. bios_size = load_image_targphys(filename, 0x1fc00000LL,
  271. BIOS_SIZE);
  272. g_free(filename);
  273. } else {
  274. bios_size = -1;
  275. }
  276. if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) {
  277. fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n", bios_name);
  278. exit(1);
  279. }
  280. }
  281. /* Init internal devices */
  282. cpu_mips_irq_init_cpu(env);
  283. cpu_mips_clock_init(env);
  284. /* North bridge, Bonito --> IP2 */
  285. pci_bus = bonito_init((qemu_irq *)&(env->irq[2]));
  286. /* South bridge */
  287. ide_drive_get(hd, MAX_IDE_BUS);
  288. via_devfn = vt82c686b_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 0));
  289. if (via_devfn < 0) {
  290. fprintf(stderr, "vt82c686b_init error\n");
  291. exit(1);
  292. }
  293. /* Interrupt controller */
  294. /* The 8259 -> IP5 */
  295. i8259 = i8259_init(env->irq[5]);
  296. isa_bus_irqs(i8259);
  297. vt82c686b_ide_init(pci_bus, hd, PCI_DEVFN(FULONG2E_VIA_SLOT, 1));
  298. usb_uhci_vt82c686b_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 2));
  299. usb_uhci_vt82c686b_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 3));
  300. smbus = vt82c686b_pm_init(pci_bus, PCI_DEVFN(FULONG2E_VIA_SLOT, 4),
  301. 0xeee1, NULL);
  302. /* TODO: Populate SPD eeprom data. */
  303. smbus_eeprom_init(smbus, 1, eeprom_spd, sizeof(eeprom_spd));
  304. /* init other devices */
  305. pit = pit_init(0x40, 0);
  306. cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
  307. DMA_init(0, cpu_exit_irq);
  308. /* Super I/O */
  309. isa_create_simple("i8042");
  310. rtc_init(2000, NULL);
  311. for(i = 0; i < MAX_SERIAL_PORTS; i++) {
  312. if (serial_hds[i]) {
  313. serial_isa_init(i, serial_hds[i]);
  314. }
  315. }
  316. if (parallel_hds[0]) {
  317. parallel_init(0, parallel_hds[0]);
  318. }
  319. /* Sound card */
  320. audio_init(pci_bus);
  321. /* Network card */
  322. network_init();
  323. }
  324. QEMUMachine mips_fulong2e_machine = {
  325. .name = "fulong2e",
  326. .desc = "Fulong 2e mini pc",
  327. .init = mips_fulong2e_init,
  328. };
  329. static void mips_fulong2e_machine_init(void)
  330. {
  331. qemu_register_machine(&mips_fulong2e_machine);
  332. }
  333. machine_init(mips_fulong2e_machine_init);