mcf5208.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*
  2. * Motorola ColdFire MCF5208 SoC emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licensed under the GPL
  7. */
  8. #include "hw.h"
  9. #include "mcf.h"
  10. #include "qemu-timer.h"
  11. #include "sysemu.h"
  12. #include "net.h"
  13. #include "boards.h"
  14. #include "loader.h"
  15. #include "elf.h"
  16. #include "exec-memory.h"
  17. #define SYS_FREQ 66000000
  18. #define PCSR_EN 0x0001
  19. #define PCSR_RLD 0x0002
  20. #define PCSR_PIF 0x0004
  21. #define PCSR_PIE 0x0008
  22. #define PCSR_OVW 0x0010
  23. #define PCSR_DBG 0x0020
  24. #define PCSR_DOZE 0x0040
  25. #define PCSR_PRE_SHIFT 8
  26. #define PCSR_PRE_MASK 0x0f00
  27. typedef struct {
  28. MemoryRegion iomem;
  29. qemu_irq irq;
  30. ptimer_state *timer;
  31. uint16_t pcsr;
  32. uint16_t pmr;
  33. uint16_t pcntr;
  34. } m5208_timer_state;
  35. static void m5208_timer_update(m5208_timer_state *s)
  36. {
  37. if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF))
  38. qemu_irq_raise(s->irq);
  39. else
  40. qemu_irq_lower(s->irq);
  41. }
  42. static void m5208_timer_write(void *opaque, target_phys_addr_t offset,
  43. uint64_t value, unsigned size)
  44. {
  45. m5208_timer_state *s = (m5208_timer_state *)opaque;
  46. int prescale;
  47. int limit;
  48. switch (offset) {
  49. case 0:
  50. /* The PIF bit is set-to-clear. */
  51. if (value & PCSR_PIF) {
  52. s->pcsr &= ~PCSR_PIF;
  53. value &= ~PCSR_PIF;
  54. }
  55. /* Avoid frobbing the timer if we're just twiddling IRQ bits. */
  56. if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) {
  57. s->pcsr = value;
  58. m5208_timer_update(s);
  59. return;
  60. }
  61. if (s->pcsr & PCSR_EN)
  62. ptimer_stop(s->timer);
  63. s->pcsr = value;
  64. prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT);
  65. ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale);
  66. if (s->pcsr & PCSR_RLD)
  67. limit = s->pmr;
  68. else
  69. limit = 0xffff;
  70. ptimer_set_limit(s->timer, limit, 0);
  71. if (s->pcsr & PCSR_EN)
  72. ptimer_run(s->timer, 0);
  73. break;
  74. case 2:
  75. s->pmr = value;
  76. s->pcsr &= ~PCSR_PIF;
  77. if ((s->pcsr & PCSR_RLD) == 0) {
  78. if (s->pcsr & PCSR_OVW)
  79. ptimer_set_count(s->timer, value);
  80. } else {
  81. ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
  82. }
  83. break;
  84. case 4:
  85. break;
  86. default:
  87. hw_error("m5208_timer_write: Bad offset 0x%x\n", (int)offset);
  88. break;
  89. }
  90. m5208_timer_update(s);
  91. }
  92. static void m5208_timer_trigger(void *opaque)
  93. {
  94. m5208_timer_state *s = (m5208_timer_state *)opaque;
  95. s->pcsr |= PCSR_PIF;
  96. m5208_timer_update(s);
  97. }
  98. static uint64_t m5208_timer_read(void *opaque, target_phys_addr_t addr,
  99. unsigned size)
  100. {
  101. m5208_timer_state *s = (m5208_timer_state *)opaque;
  102. switch (addr) {
  103. case 0:
  104. return s->pcsr;
  105. case 2:
  106. return s->pmr;
  107. case 4:
  108. return ptimer_get_count(s->timer);
  109. default:
  110. hw_error("m5208_timer_read: Bad offset 0x%x\n", (int)addr);
  111. return 0;
  112. }
  113. }
  114. static const MemoryRegionOps m5208_timer_ops = {
  115. .read = m5208_timer_read,
  116. .write = m5208_timer_write,
  117. .endianness = DEVICE_NATIVE_ENDIAN,
  118. };
  119. static uint64_t m5208_sys_read(void *opaque, target_phys_addr_t addr,
  120. unsigned size)
  121. {
  122. switch (addr) {
  123. case 0x110: /* SDCS0 */
  124. {
  125. int n;
  126. for (n = 0; n < 32; n++) {
  127. if (ram_size < (2u << n))
  128. break;
  129. }
  130. return (n - 1) | 0x40000000;
  131. }
  132. case 0x114: /* SDCS1 */
  133. return 0;
  134. default:
  135. hw_error("m5208_sys_read: Bad offset 0x%x\n", (int)addr);
  136. return 0;
  137. }
  138. }
  139. static void m5208_sys_write(void *opaque, target_phys_addr_t addr,
  140. uint64_t value, unsigned size)
  141. {
  142. hw_error("m5208_sys_write: Bad offset 0x%x\n", (int)addr);
  143. }
  144. static const MemoryRegionOps m5208_sys_ops = {
  145. .read = m5208_sys_read,
  146. .write = m5208_sys_write,
  147. .endianness = DEVICE_NATIVE_ENDIAN,
  148. };
  149. static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic)
  150. {
  151. MemoryRegion *iomem = g_new(MemoryRegion, 1);
  152. m5208_timer_state *s;
  153. QEMUBH *bh;
  154. int i;
  155. /* SDRAMC. */
  156. memory_region_init_io(iomem, &m5208_sys_ops, NULL, "m5208-sys", 0x00004000);
  157. memory_region_add_subregion(address_space, 0xfc0a8000, iomem);
  158. /* Timers. */
  159. for (i = 0; i < 2; i++) {
  160. s = (m5208_timer_state *)g_malloc0(sizeof(m5208_timer_state));
  161. bh = qemu_bh_new(m5208_timer_trigger, s);
  162. s->timer = ptimer_init(bh);
  163. memory_region_init_io(&s->iomem, &m5208_timer_ops, s,
  164. "m5208-timer", 0x00004000);
  165. memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
  166. &s->iomem);
  167. s->irq = pic[4 + i];
  168. }
  169. }
  170. static void mcf5208evb_init(ram_addr_t ram_size,
  171. const char *boot_device,
  172. const char *kernel_filename, const char *kernel_cmdline,
  173. const char *initrd_filename, const char *cpu_model)
  174. {
  175. CPUState *env;
  176. int kernel_size;
  177. uint64_t elf_entry;
  178. target_phys_addr_t entry;
  179. qemu_irq *pic;
  180. MemoryRegion *address_space_mem = get_system_memory();
  181. MemoryRegion *ram = g_new(MemoryRegion, 1);
  182. MemoryRegion *sram = g_new(MemoryRegion, 1);
  183. if (!cpu_model)
  184. cpu_model = "m5208";
  185. env = cpu_init(cpu_model);
  186. if (!env) {
  187. fprintf(stderr, "Unable to find m68k CPU definition\n");
  188. exit(1);
  189. }
  190. /* Initialize CPU registers. */
  191. env->vbr = 0;
  192. /* TODO: Configure BARs. */
  193. /* DRAM at 0x40000000 */
  194. memory_region_init_ram(ram, NULL, "mcf5208.ram", ram_size);
  195. memory_region_add_subregion(address_space_mem, 0x40000000, ram);
  196. /* Internal SRAM. */
  197. memory_region_init_ram(sram, NULL, "mcf5208.sram", 16384);
  198. memory_region_add_subregion(address_space_mem, 0x80000000, sram);
  199. /* Internal peripherals. */
  200. pic = mcf_intc_init(0xfc048000, env);
  201. mcf_uart_mm_init(0xfc060000, pic[26], serial_hds[0]);
  202. mcf_uart_mm_init(0xfc064000, pic[27], serial_hds[1]);
  203. mcf_uart_mm_init(0xfc068000, pic[28], serial_hds[2]);
  204. mcf5208_sys_init(address_space_mem, pic);
  205. if (nb_nics > 1) {
  206. fprintf(stderr, "Too many NICs\n");
  207. exit(1);
  208. }
  209. if (nd_table[0].vlan)
  210. mcf_fec_init(&nd_table[0], 0xfc030000, pic + 36);
  211. /* 0xfc000000 SCM. */
  212. /* 0xfc004000 XBS. */
  213. /* 0xfc008000 FlexBus CS. */
  214. /* 0xfc030000 FEC. */
  215. /* 0xfc040000 SCM + Power management. */
  216. /* 0xfc044000 eDMA. */
  217. /* 0xfc048000 INTC. */
  218. /* 0xfc058000 I2C. */
  219. /* 0xfc05c000 QSPI. */
  220. /* 0xfc060000 UART0. */
  221. /* 0xfc064000 UART0. */
  222. /* 0xfc068000 UART0. */
  223. /* 0xfc070000 DMA timers. */
  224. /* 0xfc080000 PIT0. */
  225. /* 0xfc084000 PIT1. */
  226. /* 0xfc088000 EPORT. */
  227. /* 0xfc08c000 Watchdog. */
  228. /* 0xfc090000 clock module. */
  229. /* 0xfc0a0000 CCM + reset. */
  230. /* 0xfc0a4000 GPIO. */
  231. /* 0xfc0a8000 SDRAM controller. */
  232. /* Load kernel. */
  233. if (!kernel_filename) {
  234. fprintf(stderr, "Kernel image must be specified\n");
  235. exit(1);
  236. }
  237. kernel_size = load_elf(kernel_filename, NULL, NULL, &elf_entry,
  238. NULL, NULL, 1, ELF_MACHINE, 0);
  239. entry = elf_entry;
  240. if (kernel_size < 0) {
  241. kernel_size = load_uimage(kernel_filename, &entry, NULL, NULL);
  242. }
  243. if (kernel_size < 0) {
  244. kernel_size = load_image_targphys(kernel_filename, 0x40000000,
  245. ram_size);
  246. entry = 0x40000000;
  247. }
  248. if (kernel_size < 0) {
  249. fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
  250. exit(1);
  251. }
  252. env->pc = entry;
  253. }
  254. static QEMUMachine mcf5208evb_machine = {
  255. .name = "mcf5208evb",
  256. .desc = "MCF5206EVB",
  257. .init = mcf5208evb_init,
  258. .is_default = 1,
  259. };
  260. static void mcf5208evb_machine_init(void)
  261. {
  262. qemu_register_machine(&mcf5208evb_machine);
  263. }
  264. machine_init(mcf5208evb_machine_init);