isa_mmio.c 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * Memory mapped access to ISA IO space.
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "isa.h"
  26. #include "exec-memory.h"
  27. static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr,
  28. uint32_t val)
  29. {
  30. cpu_outb(addr & IOPORTS_MASK, val);
  31. }
  32. static void isa_mmio_writew(void *opaque, target_phys_addr_t addr,
  33. uint32_t val)
  34. {
  35. cpu_outw(addr & IOPORTS_MASK, val);
  36. }
  37. static void isa_mmio_writel(void *opaque, target_phys_addr_t addr,
  38. uint32_t val)
  39. {
  40. cpu_outl(addr & IOPORTS_MASK, val);
  41. }
  42. static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr)
  43. {
  44. return cpu_inb(addr & IOPORTS_MASK);
  45. }
  46. static uint32_t isa_mmio_readw(void *opaque, target_phys_addr_t addr)
  47. {
  48. return cpu_inw(addr & IOPORTS_MASK);
  49. }
  50. static uint32_t isa_mmio_readl(void *opaque, target_phys_addr_t addr)
  51. {
  52. return cpu_inl(addr & IOPORTS_MASK);
  53. }
  54. static const MemoryRegionOps isa_mmio_ops = {
  55. .old_mmio = {
  56. .write = { isa_mmio_writeb, isa_mmio_writew, isa_mmio_writel },
  57. .read = { isa_mmio_readb, isa_mmio_readw, isa_mmio_readl, },
  58. },
  59. .endianness = DEVICE_LITTLE_ENDIAN,
  60. };
  61. void isa_mmio_setup(MemoryRegion *mr, target_phys_addr_t size)
  62. {
  63. memory_region_init_io(mr, &isa_mmio_ops, NULL, "isa-mmio", size);
  64. }
  65. void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size)
  66. {
  67. MemoryRegion *mr = g_malloc(sizeof(*mr));
  68. isa_mmio_setup(mr, size);
  69. memory_region_add_subregion(get_system_memory(), base, mr);
  70. }