2
0

eepro100.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054
  1. /*
  2. * QEMU i8255x (PRO100) emulation
  3. *
  4. * Copyright (C) 2006-2011 Stefan Weil
  5. *
  6. * Portions of the code are copies from grub / etherboot eepro100.c
  7. * and linux e100.c.
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation, either version 2 of the License, or
  12. * (at your option) version 3 or any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. *
  22. * Tested features (i82559):
  23. * PXE boot (i386 guest, i386 / mips / mipsel / ppc host) ok
  24. * Linux networking (i386) ok
  25. *
  26. * Untested:
  27. * Windows networking
  28. *
  29. * References:
  30. *
  31. * Intel 8255x 10/100 Mbps Ethernet Controller Family
  32. * Open Source Software Developer Manual
  33. *
  34. * TODO:
  35. * * PHY emulation should be separated from nic emulation.
  36. * Most nic emulations could share the same phy code.
  37. * * i82550 is untested. It is programmed like the i82559.
  38. * * i82562 is untested. It is programmed like the i82559.
  39. * * Power management (i82558 and later) is not implemented.
  40. * * Wake-on-LAN is not implemented.
  41. */
  42. #include <stddef.h> /* offsetof */
  43. #include "hw.h"
  44. #include "pci.h"
  45. #include "net.h"
  46. #include "eeprom93xx.h"
  47. #include "sysemu.h"
  48. #include "dma.h"
  49. /* QEMU sends frames smaller than 60 bytes to ethernet nics.
  50. * Such frames are rejected by real nics and their emulations.
  51. * To avoid this behaviour, other nic emulations pad received
  52. * frames. The following definition enables this padding for
  53. * eepro100, too. We keep the define around in case it might
  54. * become useful the future if the core networking is ever
  55. * changed to pad short packets itself. */
  56. #define CONFIG_PAD_RECEIVED_FRAMES
  57. #define KiB 1024
  58. /* Debug EEPRO100 card. */
  59. #if 0
  60. # define DEBUG_EEPRO100
  61. #endif
  62. #ifdef DEBUG_EEPRO100
  63. #define logout(fmt, ...) fprintf(stderr, "EE100\t%-24s" fmt, __func__, ## __VA_ARGS__)
  64. #else
  65. #define logout(fmt, ...) ((void)0)
  66. #endif
  67. /* Set flags to 0 to disable debug output. */
  68. #define INT 1 /* interrupt related actions */
  69. #define MDI 1 /* mdi related actions */
  70. #define OTHER 1
  71. #define RXTX 1
  72. #define EEPROM 1 /* eeprom related actions */
  73. #define TRACE(flag, command) ((flag) ? (command) : (void)0)
  74. #define missing(text) fprintf(stderr, "eepro100: feature is missing in this emulation: " text "\n")
  75. #define MAX_ETH_FRAME_SIZE 1514
  76. /* This driver supports several different devices which are declared here. */
  77. #define i82550 0x82550
  78. #define i82551 0x82551
  79. #define i82557A 0x82557a
  80. #define i82557B 0x82557b
  81. #define i82557C 0x82557c
  82. #define i82558A 0x82558a
  83. #define i82558B 0x82558b
  84. #define i82559A 0x82559a
  85. #define i82559B 0x82559b
  86. #define i82559C 0x82559c
  87. #define i82559ER 0x82559e
  88. #define i82562 0x82562
  89. #define i82801 0x82801
  90. /* Use 64 word EEPROM. TODO: could be a runtime option. */
  91. #define EEPROM_SIZE 64
  92. #define PCI_MEM_SIZE (4 * KiB)
  93. #define PCI_IO_SIZE 64
  94. #define PCI_FLASH_SIZE (128 * KiB)
  95. #define BIT(n) (1 << (n))
  96. #define BITS(n, m) (((0xffffffffU << (31 - n)) >> (31 - n + m)) << m)
  97. /* The SCB accepts the following controls for the Tx and Rx units: */
  98. #define CU_NOP 0x0000 /* No operation. */
  99. #define CU_START 0x0010 /* CU start. */
  100. #define CU_RESUME 0x0020 /* CU resume. */
  101. #define CU_STATSADDR 0x0040 /* Load dump counters address. */
  102. #define CU_SHOWSTATS 0x0050 /* Dump statistical counters. */
  103. #define CU_CMD_BASE 0x0060 /* Load CU base address. */
  104. #define CU_DUMPSTATS 0x0070 /* Dump and reset statistical counters. */
  105. #define CU_SRESUME 0x00a0 /* CU static resume. */
  106. #define RU_NOP 0x0000
  107. #define RX_START 0x0001
  108. #define RX_RESUME 0x0002
  109. #define RU_ABORT 0x0004
  110. #define RX_ADDR_LOAD 0x0006
  111. #define RX_RESUMENR 0x0007
  112. #define INT_MASK 0x0100
  113. #define DRVR_INT 0x0200 /* Driver generated interrupt. */
  114. typedef struct {
  115. PCIDeviceInfo pci;
  116. uint32_t device;
  117. uint8_t stats_size;
  118. bool has_extended_tcb_support;
  119. bool power_management;
  120. } E100PCIDeviceInfo;
  121. /* Offsets to the various registers.
  122. All accesses need not be longword aligned. */
  123. typedef enum {
  124. SCBStatus = 0, /* Status Word. */
  125. SCBAck = 1,
  126. SCBCmd = 2, /* Rx/Command Unit command and status. */
  127. SCBIntmask = 3,
  128. SCBPointer = 4, /* General purpose pointer. */
  129. SCBPort = 8, /* Misc. commands and operands. */
  130. SCBflash = 12, /* Flash memory control. */
  131. SCBeeprom = 14, /* EEPROM control. */
  132. SCBCtrlMDI = 16, /* MDI interface control. */
  133. SCBEarlyRx = 20, /* Early receive byte count. */
  134. SCBFlow = 24, /* Flow Control. */
  135. SCBpmdr = 27, /* Power Management Driver. */
  136. SCBgctrl = 28, /* General Control. */
  137. SCBgstat = 29, /* General Status. */
  138. } E100RegisterOffset;
  139. /* A speedo3 transmit buffer descriptor with two buffers... */
  140. typedef struct {
  141. uint16_t status;
  142. uint16_t command;
  143. uint32_t link; /* void * */
  144. uint32_t tbd_array_addr; /* transmit buffer descriptor array address. */
  145. uint16_t tcb_bytes; /* transmit command block byte count (in lower 14 bits */
  146. uint8_t tx_threshold; /* transmit threshold */
  147. uint8_t tbd_count; /* TBD number */
  148. #if 0
  149. /* This constitutes two "TBD" entries: hdr and data */
  150. uint32_t tx_buf_addr0; /* void *, header of frame to be transmitted. */
  151. int32_t tx_buf_size0; /* Length of Tx hdr. */
  152. uint32_t tx_buf_addr1; /* void *, data to be transmitted. */
  153. int32_t tx_buf_size1; /* Length of Tx data. */
  154. #endif
  155. } eepro100_tx_t;
  156. /* Receive frame descriptor. */
  157. typedef struct {
  158. int16_t status;
  159. uint16_t command;
  160. uint32_t link; /* struct RxFD * */
  161. uint32_t rx_buf_addr; /* void * */
  162. uint16_t count;
  163. uint16_t size;
  164. /* Ethernet frame data follows. */
  165. } eepro100_rx_t;
  166. typedef enum {
  167. COMMAND_EL = BIT(15),
  168. COMMAND_S = BIT(14),
  169. COMMAND_I = BIT(13),
  170. COMMAND_NC = BIT(4),
  171. COMMAND_SF = BIT(3),
  172. COMMAND_CMD = BITS(2, 0),
  173. } scb_command_bit;
  174. typedef enum {
  175. STATUS_C = BIT(15),
  176. STATUS_OK = BIT(13),
  177. } scb_status_bit;
  178. typedef struct {
  179. uint32_t tx_good_frames, tx_max_collisions, tx_late_collisions,
  180. tx_underruns, tx_lost_crs, tx_deferred, tx_single_collisions,
  181. tx_multiple_collisions, tx_total_collisions;
  182. uint32_t rx_good_frames, rx_crc_errors, rx_alignment_errors,
  183. rx_resource_errors, rx_overrun_errors, rx_cdt_errors,
  184. rx_short_frame_errors;
  185. uint32_t fc_xmt_pause, fc_rcv_pause, fc_rcv_unsupported;
  186. uint16_t xmt_tco_frames, rcv_tco_frames;
  187. /* TODO: i82559 has six reserved statistics but a total of 24 dwords. */
  188. uint32_t reserved[4];
  189. } eepro100_stats_t;
  190. typedef enum {
  191. cu_idle = 0,
  192. cu_suspended = 1,
  193. cu_active = 2,
  194. cu_lpq_active = 2,
  195. cu_hqp_active = 3
  196. } cu_state_t;
  197. typedef enum {
  198. ru_idle = 0,
  199. ru_suspended = 1,
  200. ru_no_resources = 2,
  201. ru_ready = 4
  202. } ru_state_t;
  203. typedef struct {
  204. PCIDevice dev;
  205. /* Hash register (multicast mask array, multiple individual addresses). */
  206. uint8_t mult[8];
  207. MemoryRegion mmio_bar;
  208. MemoryRegion io_bar;
  209. MemoryRegion flash_bar;
  210. NICState *nic;
  211. NICConf conf;
  212. uint8_t scb_stat; /* SCB stat/ack byte */
  213. uint8_t int_stat; /* PCI interrupt status */
  214. /* region must not be saved by nic_save. */
  215. uint16_t mdimem[32];
  216. eeprom_t *eeprom;
  217. uint32_t device; /* device variant */
  218. /* (cu_base + cu_offset) address the next command block in the command block list. */
  219. uint32_t cu_base; /* CU base address */
  220. uint32_t cu_offset; /* CU address offset */
  221. /* (ru_base + ru_offset) address the RFD in the Receive Frame Area. */
  222. uint32_t ru_base; /* RU base address */
  223. uint32_t ru_offset; /* RU address offset */
  224. uint32_t statsaddr; /* pointer to eepro100_stats_t */
  225. /* Temporary status information (no need to save these values),
  226. * used while processing CU commands. */
  227. eepro100_tx_t tx; /* transmit buffer descriptor */
  228. uint32_t cb_address; /* = cu_base + cu_offset */
  229. /* Statistical counters. Also used for wake-up packet (i82559). */
  230. eepro100_stats_t statistics;
  231. /* Data in mem is always in the byte order of the controller (le).
  232. * It must be dword aligned to allow direct access to 32 bit values. */
  233. uint8_t mem[PCI_MEM_SIZE] __attribute__((aligned(8)));;
  234. /* Configuration bytes. */
  235. uint8_t configuration[22];
  236. /* vmstate for each particular nic */
  237. VMStateDescription *vmstate;
  238. /* Quasi static device properties (no need to save them). */
  239. uint16_t stats_size;
  240. bool has_extended_tcb_support;
  241. } EEPRO100State;
  242. /* Word indices in EEPROM. */
  243. typedef enum {
  244. EEPROM_CNFG_MDIX = 0x03,
  245. EEPROM_ID = 0x05,
  246. EEPROM_PHY_ID = 0x06,
  247. EEPROM_VENDOR_ID = 0x0c,
  248. EEPROM_CONFIG_ASF = 0x0d,
  249. EEPROM_DEVICE_ID = 0x23,
  250. EEPROM_SMBUS_ADDR = 0x90,
  251. } EEPROMOffset;
  252. /* Bit values for EEPROM ID word. */
  253. typedef enum {
  254. EEPROM_ID_MDM = BIT(0), /* Modem */
  255. EEPROM_ID_STB = BIT(1), /* Standby Enable */
  256. EEPROM_ID_WMR = BIT(2), /* ??? */
  257. EEPROM_ID_WOL = BIT(5), /* Wake on LAN */
  258. EEPROM_ID_DPD = BIT(6), /* Deep Power Down */
  259. EEPROM_ID_ALT = BIT(7), /* */
  260. /* BITS(10, 8) device revision */
  261. EEPROM_ID_BD = BIT(11), /* boot disable */
  262. EEPROM_ID_ID = BIT(13), /* id bit */
  263. /* BITS(15, 14) signature */
  264. EEPROM_ID_VALID = BIT(14), /* signature for valid eeprom */
  265. } eeprom_id_bit;
  266. /* Default values for MDI (PHY) registers */
  267. static const uint16_t eepro100_mdi_default[] = {
  268. /* MDI Registers 0 - 6, 7 */
  269. 0x3000, 0x780d, 0x02a8, 0x0154, 0x05e1, 0x0000, 0x0000, 0x0000,
  270. /* MDI Registers 8 - 15 */
  271. 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  272. /* MDI Registers 16 - 31 */
  273. 0x0003, 0x0000, 0x0001, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  274. 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  275. };
  276. /* Readonly mask for MDI (PHY) registers */
  277. static const uint16_t eepro100_mdi_mask[] = {
  278. 0x0000, 0xffff, 0xffff, 0xffff, 0xc01f, 0xffff, 0xffff, 0x0000,
  279. 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  280. 0x0fff, 0x0000, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff, 0xffff,
  281. 0xffff, 0xffff, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000, 0x0000,
  282. };
  283. #define POLYNOMIAL 0x04c11db6
  284. /* From FreeBSD */
  285. /* XXX: optimize */
  286. static unsigned compute_mcast_idx(const uint8_t * ep)
  287. {
  288. uint32_t crc;
  289. int carry, i, j;
  290. uint8_t b;
  291. crc = 0xffffffff;
  292. for (i = 0; i < 6; i++) {
  293. b = *ep++;
  294. for (j = 0; j < 8; j++) {
  295. carry = ((crc & 0x80000000L) ? 1 : 0) ^ (b & 0x01);
  296. crc <<= 1;
  297. b >>= 1;
  298. if (carry) {
  299. crc = ((crc ^ POLYNOMIAL) | carry);
  300. }
  301. }
  302. }
  303. return (crc & BITS(7, 2)) >> 2;
  304. }
  305. /* Read a 16 bit control/status (CSR) register. */
  306. static uint16_t e100_read_reg2(EEPRO100State *s, E100RegisterOffset addr)
  307. {
  308. assert(!((uintptr_t)&s->mem[addr] & 1));
  309. return le16_to_cpup((uint16_t *)&s->mem[addr]);
  310. }
  311. /* Read a 32 bit control/status (CSR) register. */
  312. static uint32_t e100_read_reg4(EEPRO100State *s, E100RegisterOffset addr)
  313. {
  314. assert(!((uintptr_t)&s->mem[addr] & 3));
  315. return le32_to_cpup((uint32_t *)&s->mem[addr]);
  316. }
  317. /* Write a 16 bit control/status (CSR) register. */
  318. static void e100_write_reg2(EEPRO100State *s, E100RegisterOffset addr,
  319. uint16_t val)
  320. {
  321. assert(!((uintptr_t)&s->mem[addr] & 1));
  322. cpu_to_le16w((uint16_t *)&s->mem[addr], val);
  323. }
  324. /* Read a 32 bit control/status (CSR) register. */
  325. static void e100_write_reg4(EEPRO100State *s, E100RegisterOffset addr,
  326. uint32_t val)
  327. {
  328. assert(!((uintptr_t)&s->mem[addr] & 3));
  329. cpu_to_le32w((uint32_t *)&s->mem[addr], val);
  330. }
  331. #if defined(DEBUG_EEPRO100)
  332. static const char *nic_dump(const uint8_t * buf, unsigned size)
  333. {
  334. static char dump[3 * 16 + 1];
  335. char *p = &dump[0];
  336. if (size > 16) {
  337. size = 16;
  338. }
  339. while (size-- > 0) {
  340. p += sprintf(p, " %02x", *buf++);
  341. }
  342. return dump;
  343. }
  344. #endif /* DEBUG_EEPRO100 */
  345. enum scb_stat_ack {
  346. stat_ack_not_ours = 0x00,
  347. stat_ack_sw_gen = 0x04,
  348. stat_ack_rnr = 0x10,
  349. stat_ack_cu_idle = 0x20,
  350. stat_ack_frame_rx = 0x40,
  351. stat_ack_cu_cmd_done = 0x80,
  352. stat_ack_not_present = 0xFF,
  353. stat_ack_rx = (stat_ack_sw_gen | stat_ack_rnr | stat_ack_frame_rx),
  354. stat_ack_tx = (stat_ack_cu_idle | stat_ack_cu_cmd_done),
  355. };
  356. static void disable_interrupt(EEPRO100State * s)
  357. {
  358. if (s->int_stat) {
  359. TRACE(INT, logout("interrupt disabled\n"));
  360. qemu_irq_lower(s->dev.irq[0]);
  361. s->int_stat = 0;
  362. }
  363. }
  364. static void enable_interrupt(EEPRO100State * s)
  365. {
  366. if (!s->int_stat) {
  367. TRACE(INT, logout("interrupt enabled\n"));
  368. qemu_irq_raise(s->dev.irq[0]);
  369. s->int_stat = 1;
  370. }
  371. }
  372. static void eepro100_acknowledge(EEPRO100State * s)
  373. {
  374. s->scb_stat &= ~s->mem[SCBAck];
  375. s->mem[SCBAck] = s->scb_stat;
  376. if (s->scb_stat == 0) {
  377. disable_interrupt(s);
  378. }
  379. }
  380. static void eepro100_interrupt(EEPRO100State * s, uint8_t status)
  381. {
  382. uint8_t mask = ~s->mem[SCBIntmask];
  383. s->mem[SCBAck] |= status;
  384. status = s->scb_stat = s->mem[SCBAck];
  385. status &= (mask | 0x0f);
  386. #if 0
  387. status &= (~s->mem[SCBIntmask] | 0x0xf);
  388. #endif
  389. if (status && (mask & 0x01)) {
  390. /* SCB mask and SCB Bit M do not disable interrupt. */
  391. enable_interrupt(s);
  392. } else if (s->int_stat) {
  393. disable_interrupt(s);
  394. }
  395. }
  396. static void eepro100_cx_interrupt(EEPRO100State * s)
  397. {
  398. /* CU completed action command. */
  399. /* Transmit not ok (82557 only, not in emulation). */
  400. eepro100_interrupt(s, 0x80);
  401. }
  402. static void eepro100_cna_interrupt(EEPRO100State * s)
  403. {
  404. /* CU left the active state. */
  405. eepro100_interrupt(s, 0x20);
  406. }
  407. static void eepro100_fr_interrupt(EEPRO100State * s)
  408. {
  409. /* RU received a complete frame. */
  410. eepro100_interrupt(s, 0x40);
  411. }
  412. static void eepro100_rnr_interrupt(EEPRO100State * s)
  413. {
  414. /* RU is not ready. */
  415. eepro100_interrupt(s, 0x10);
  416. }
  417. static void eepro100_mdi_interrupt(EEPRO100State * s)
  418. {
  419. /* MDI completed read or write cycle. */
  420. eepro100_interrupt(s, 0x08);
  421. }
  422. static void eepro100_swi_interrupt(EEPRO100State * s)
  423. {
  424. /* Software has requested an interrupt. */
  425. eepro100_interrupt(s, 0x04);
  426. }
  427. #if 0
  428. static void eepro100_fcp_interrupt(EEPRO100State * s)
  429. {
  430. /* Flow control pause interrupt (82558 and later). */
  431. eepro100_interrupt(s, 0x01);
  432. }
  433. #endif
  434. static void e100_pci_reset(EEPRO100State * s, E100PCIDeviceInfo *e100_device)
  435. {
  436. uint32_t device = s->device;
  437. uint8_t *pci_conf = s->dev.config;
  438. TRACE(OTHER, logout("%p\n", s));
  439. /* PCI Status */
  440. pci_set_word(pci_conf + PCI_STATUS, PCI_STATUS_DEVSEL_MEDIUM |
  441. PCI_STATUS_FAST_BACK);
  442. /* PCI Latency Timer */
  443. pci_set_byte(pci_conf + PCI_LATENCY_TIMER, 0x20); /* latency timer = 32 clocks */
  444. /* Capability Pointer is set by PCI framework. */
  445. /* Interrupt Line */
  446. /* Interrupt Pin */
  447. pci_set_byte(pci_conf + PCI_INTERRUPT_PIN, 1); /* interrupt pin A */
  448. /* Minimum Grant */
  449. pci_set_byte(pci_conf + PCI_MIN_GNT, 0x08);
  450. /* Maximum Latency */
  451. pci_set_byte(pci_conf + PCI_MAX_LAT, 0x18);
  452. s->stats_size = e100_device->stats_size;
  453. s->has_extended_tcb_support = e100_device->has_extended_tcb_support;
  454. switch (device) {
  455. case i82550:
  456. case i82551:
  457. case i82557A:
  458. case i82557B:
  459. case i82557C:
  460. case i82558A:
  461. case i82558B:
  462. case i82559A:
  463. case i82559B:
  464. case i82559ER:
  465. case i82562:
  466. case i82801:
  467. case i82559C:
  468. break;
  469. default:
  470. logout("Device %X is undefined!\n", device);
  471. }
  472. /* Standard TxCB. */
  473. s->configuration[6] |= BIT(4);
  474. /* Standard statistical counters. */
  475. s->configuration[6] |= BIT(5);
  476. if (s->stats_size == 80) {
  477. /* TODO: check TCO Statistical Counters bit. Documentation not clear. */
  478. if (s->configuration[6] & BIT(2)) {
  479. /* TCO statistical counters. */
  480. assert(s->configuration[6] & BIT(5));
  481. } else {
  482. if (s->configuration[6] & BIT(5)) {
  483. /* No extended statistical counters, i82557 compatible. */
  484. s->stats_size = 64;
  485. } else {
  486. /* i82558 compatible. */
  487. s->stats_size = 76;
  488. }
  489. }
  490. } else {
  491. if (s->configuration[6] & BIT(5)) {
  492. /* No extended statistical counters. */
  493. s->stats_size = 64;
  494. }
  495. }
  496. assert(s->stats_size > 0 && s->stats_size <= sizeof(s->statistics));
  497. if (e100_device->power_management) {
  498. /* Power Management Capabilities */
  499. int cfg_offset = 0xdc;
  500. int r = pci_add_capability(&s->dev, PCI_CAP_ID_PM,
  501. cfg_offset, PCI_PM_SIZEOF);
  502. assert(r >= 0);
  503. pci_set_word(pci_conf + cfg_offset + PCI_PM_PMC, 0x7e21);
  504. #if 0 /* TODO: replace dummy code for power management emulation. */
  505. /* TODO: Power Management Control / Status. */
  506. pci_set_word(pci_conf + cfg_offset + PCI_PM_CTRL, 0x0000);
  507. /* TODO: Ethernet Power Consumption Registers (i82559 and later). */
  508. pci_set_byte(pci_conf + cfg_offset + PCI_PM_PPB_EXTENSIONS, 0x0000);
  509. #endif
  510. }
  511. #if EEPROM_SIZE > 0
  512. if (device == i82557C || device == i82558B || device == i82559C) {
  513. /*
  514. TODO: get vendor id from EEPROM for i82557C or later.
  515. TODO: get device id from EEPROM for i82557C or later.
  516. TODO: status bit 4 can be disabled by EEPROM for i82558, i82559.
  517. TODO: header type is determined by EEPROM for i82559.
  518. TODO: get subsystem id from EEPROM for i82557C or later.
  519. TODO: get subsystem vendor id from EEPROM for i82557C or later.
  520. TODO: exp. rom baddr depends on a bit in EEPROM for i82558 or later.
  521. TODO: capability pointer depends on EEPROM for i82558.
  522. */
  523. logout("Get device id and revision from EEPROM!!!\n");
  524. }
  525. #endif /* EEPROM_SIZE > 0 */
  526. }
  527. static void nic_selective_reset(EEPRO100State * s)
  528. {
  529. size_t i;
  530. uint16_t *eeprom_contents = eeprom93xx_data(s->eeprom);
  531. #if 0
  532. eeprom93xx_reset(s->eeprom);
  533. #endif
  534. memcpy(eeprom_contents, s->conf.macaddr.a, 6);
  535. eeprom_contents[EEPROM_ID] = EEPROM_ID_VALID;
  536. if (s->device == i82557B || s->device == i82557C)
  537. eeprom_contents[5] = 0x0100;
  538. eeprom_contents[EEPROM_PHY_ID] = 1;
  539. uint16_t sum = 0;
  540. for (i = 0; i < EEPROM_SIZE - 1; i++) {
  541. sum += eeprom_contents[i];
  542. }
  543. eeprom_contents[EEPROM_SIZE - 1] = 0xbaba - sum;
  544. TRACE(EEPROM, logout("checksum=0x%04x\n", eeprom_contents[EEPROM_SIZE - 1]));
  545. memset(s->mem, 0, sizeof(s->mem));
  546. e100_write_reg4(s, SCBCtrlMDI, BIT(21));
  547. assert(sizeof(s->mdimem) == sizeof(eepro100_mdi_default));
  548. memcpy(&s->mdimem[0], &eepro100_mdi_default[0], sizeof(s->mdimem));
  549. }
  550. static void nic_reset(void *opaque)
  551. {
  552. EEPRO100State *s = opaque;
  553. TRACE(OTHER, logout("%p\n", s));
  554. /* TODO: Clearing of hash register for selective reset, too? */
  555. memset(&s->mult[0], 0, sizeof(s->mult));
  556. nic_selective_reset(s);
  557. }
  558. #if defined(DEBUG_EEPRO100)
  559. static const char * const e100_reg[PCI_IO_SIZE / 4] = {
  560. "Command/Status",
  561. "General Pointer",
  562. "Port",
  563. "EEPROM/Flash Control",
  564. "MDI Control",
  565. "Receive DMA Byte Count",
  566. "Flow Control",
  567. "General Status/Control"
  568. };
  569. static char *regname(uint32_t addr)
  570. {
  571. static char buf[32];
  572. if (addr < PCI_IO_SIZE) {
  573. const char *r = e100_reg[addr / 4];
  574. if (r != 0) {
  575. snprintf(buf, sizeof(buf), "%s+%u", r, addr % 4);
  576. } else {
  577. snprintf(buf, sizeof(buf), "0x%02x", addr);
  578. }
  579. } else {
  580. snprintf(buf, sizeof(buf), "??? 0x%08x", addr);
  581. }
  582. return buf;
  583. }
  584. #endif /* DEBUG_EEPRO100 */
  585. /*****************************************************************************
  586. *
  587. * Command emulation.
  588. *
  589. ****************************************************************************/
  590. #if 0
  591. static uint16_t eepro100_read_command(EEPRO100State * s)
  592. {
  593. uint16_t val = 0xffff;
  594. TRACE(OTHER, logout("val=0x%04x\n", val));
  595. return val;
  596. }
  597. #endif
  598. /* Commands that can be put in a command list entry. */
  599. enum commands {
  600. CmdNOp = 0,
  601. CmdIASetup = 1,
  602. CmdConfigure = 2,
  603. CmdMulticastList = 3,
  604. CmdTx = 4,
  605. CmdTDR = 5, /* load microcode */
  606. CmdDump = 6,
  607. CmdDiagnose = 7,
  608. /* And some extra flags: */
  609. CmdSuspend = 0x4000, /* Suspend after completion. */
  610. CmdIntr = 0x2000, /* Interrupt after completion. */
  611. CmdTxFlex = 0x0008, /* Use "Flexible mode" for CmdTx command. */
  612. };
  613. static cu_state_t get_cu_state(EEPRO100State * s)
  614. {
  615. return ((s->mem[SCBStatus] & BITS(7, 6)) >> 6);
  616. }
  617. static void set_cu_state(EEPRO100State * s, cu_state_t state)
  618. {
  619. s->mem[SCBStatus] = (s->mem[SCBStatus] & ~BITS(7, 6)) + (state << 6);
  620. }
  621. static ru_state_t get_ru_state(EEPRO100State * s)
  622. {
  623. return ((s->mem[SCBStatus] & BITS(5, 2)) >> 2);
  624. }
  625. static void set_ru_state(EEPRO100State * s, ru_state_t state)
  626. {
  627. s->mem[SCBStatus] = (s->mem[SCBStatus] & ~BITS(5, 2)) + (state << 2);
  628. }
  629. static void dump_statistics(EEPRO100State * s)
  630. {
  631. /* Dump statistical data. Most data is never changed by the emulation
  632. * and always 0, so we first just copy the whole block and then those
  633. * values which really matter.
  634. * Number of data should check configuration!!!
  635. */
  636. pci_dma_write(&s->dev, s->statsaddr,
  637. (uint8_t *) &s->statistics, s->stats_size);
  638. stl_le_pci_dma(&s->dev, s->statsaddr + 0,
  639. s->statistics.tx_good_frames);
  640. stl_le_pci_dma(&s->dev, s->statsaddr + 36,
  641. s->statistics.rx_good_frames);
  642. stl_le_pci_dma(&s->dev, s->statsaddr + 48,
  643. s->statistics.rx_resource_errors);
  644. stl_le_pci_dma(&s->dev, s->statsaddr + 60,
  645. s->statistics.rx_short_frame_errors);
  646. #if 0
  647. stw_le_pci_dma(&s->dev, s->statsaddr + 76, s->statistics.xmt_tco_frames);
  648. stw_le_pci_dma(&s->dev, s->statsaddr + 78, s->statistics.rcv_tco_frames);
  649. missing("CU dump statistical counters");
  650. #endif
  651. }
  652. static void read_cb(EEPRO100State *s)
  653. {
  654. pci_dma_read(&s->dev, s->cb_address, (uint8_t *) &s->tx, sizeof(s->tx));
  655. s->tx.status = le16_to_cpu(s->tx.status);
  656. s->tx.command = le16_to_cpu(s->tx.command);
  657. s->tx.link = le32_to_cpu(s->tx.link);
  658. s->tx.tbd_array_addr = le32_to_cpu(s->tx.tbd_array_addr);
  659. s->tx.tcb_bytes = le16_to_cpu(s->tx.tcb_bytes);
  660. }
  661. static void tx_command(EEPRO100State *s)
  662. {
  663. uint32_t tbd_array = le32_to_cpu(s->tx.tbd_array_addr);
  664. uint16_t tcb_bytes = (le16_to_cpu(s->tx.tcb_bytes) & 0x3fff);
  665. /* Sends larger than MAX_ETH_FRAME_SIZE are allowed, up to 2600 bytes. */
  666. uint8_t buf[2600];
  667. uint16_t size = 0;
  668. uint32_t tbd_address = s->cb_address + 0x10;
  669. TRACE(RXTX, logout
  670. ("transmit, TBD array address 0x%08x, TCB byte count 0x%04x, TBD count %u\n",
  671. tbd_array, tcb_bytes, s->tx.tbd_count));
  672. if (tcb_bytes > 2600) {
  673. logout("TCB byte count too large, using 2600\n");
  674. tcb_bytes = 2600;
  675. }
  676. if (!((tcb_bytes > 0) || (tbd_array != 0xffffffff))) {
  677. logout
  678. ("illegal values of TBD array address and TCB byte count!\n");
  679. }
  680. assert(tcb_bytes <= sizeof(buf));
  681. while (size < tcb_bytes) {
  682. uint32_t tx_buffer_address = ldl_le_pci_dma(&s->dev, tbd_address);
  683. uint16_t tx_buffer_size = lduw_le_pci_dma(&s->dev, tbd_address + 4);
  684. #if 0
  685. uint16_t tx_buffer_el = lduw_le_pci_dma(&s->dev, tbd_address + 6);
  686. #endif
  687. tbd_address += 8;
  688. TRACE(RXTX, logout
  689. ("TBD (simplified mode): buffer address 0x%08x, size 0x%04x\n",
  690. tx_buffer_address, tx_buffer_size));
  691. tx_buffer_size = MIN(tx_buffer_size, sizeof(buf) - size);
  692. pci_dma_read(&s->dev, tx_buffer_address, &buf[size], tx_buffer_size);
  693. size += tx_buffer_size;
  694. }
  695. if (tbd_array == 0xffffffff) {
  696. /* Simplified mode. Was already handled by code above. */
  697. } else {
  698. /* Flexible mode. */
  699. uint8_t tbd_count = 0;
  700. if (s->has_extended_tcb_support && !(s->configuration[6] & BIT(4))) {
  701. /* Extended Flexible TCB. */
  702. for (; tbd_count < 2; tbd_count++) {
  703. uint32_t tx_buffer_address = ldl_le_pci_dma(&s->dev,
  704. tbd_address);
  705. uint16_t tx_buffer_size = lduw_le_pci_dma(&s->dev,
  706. tbd_address + 4);
  707. uint16_t tx_buffer_el = lduw_le_pci_dma(&s->dev,
  708. tbd_address + 6);
  709. tbd_address += 8;
  710. TRACE(RXTX, logout
  711. ("TBD (extended flexible mode): buffer address 0x%08x, size 0x%04x\n",
  712. tx_buffer_address, tx_buffer_size));
  713. tx_buffer_size = MIN(tx_buffer_size, sizeof(buf) - size);
  714. pci_dma_read(&s->dev, tx_buffer_address,
  715. &buf[size], tx_buffer_size);
  716. size += tx_buffer_size;
  717. if (tx_buffer_el & 1) {
  718. break;
  719. }
  720. }
  721. }
  722. tbd_address = tbd_array;
  723. for (; tbd_count < s->tx.tbd_count; tbd_count++) {
  724. uint32_t tx_buffer_address = ldl_le_pci_dma(&s->dev, tbd_address);
  725. uint16_t tx_buffer_size = lduw_le_pci_dma(&s->dev, tbd_address + 4);
  726. uint16_t tx_buffer_el = lduw_le_pci_dma(&s->dev, tbd_address + 6);
  727. tbd_address += 8;
  728. TRACE(RXTX, logout
  729. ("TBD (flexible mode): buffer address 0x%08x, size 0x%04x\n",
  730. tx_buffer_address, tx_buffer_size));
  731. tx_buffer_size = MIN(tx_buffer_size, sizeof(buf) - size);
  732. pci_dma_read(&s->dev, tx_buffer_address,
  733. &buf[size], tx_buffer_size);
  734. size += tx_buffer_size;
  735. if (tx_buffer_el & 1) {
  736. break;
  737. }
  738. }
  739. }
  740. TRACE(RXTX, logout("%p sending frame, len=%d,%s\n", s, size, nic_dump(buf, size)));
  741. qemu_send_packet(&s->nic->nc, buf, size);
  742. s->statistics.tx_good_frames++;
  743. /* Transmit with bad status would raise an CX/TNO interrupt.
  744. * (82557 only). Emulation never has bad status. */
  745. #if 0
  746. eepro100_cx_interrupt(s);
  747. #endif
  748. }
  749. static void set_multicast_list(EEPRO100State *s)
  750. {
  751. uint16_t multicast_count = s->tx.tbd_array_addr & BITS(13, 0);
  752. uint16_t i;
  753. memset(&s->mult[0], 0, sizeof(s->mult));
  754. TRACE(OTHER, logout("multicast list, multicast count = %u\n", multicast_count));
  755. for (i = 0; i < multicast_count; i += 6) {
  756. uint8_t multicast_addr[6];
  757. pci_dma_read(&s->dev, s->cb_address + 10 + i, multicast_addr, 6);
  758. TRACE(OTHER, logout("multicast entry %s\n", nic_dump(multicast_addr, 6)));
  759. unsigned mcast_idx = compute_mcast_idx(multicast_addr);
  760. assert(mcast_idx < 64);
  761. s->mult[mcast_idx >> 3] |= (1 << (mcast_idx & 7));
  762. }
  763. }
  764. static void action_command(EEPRO100State *s)
  765. {
  766. for (;;) {
  767. bool bit_el;
  768. bool bit_s;
  769. bool bit_i;
  770. bool bit_nc;
  771. uint16_t ok_status = STATUS_OK;
  772. s->cb_address = s->cu_base + s->cu_offset;
  773. read_cb(s);
  774. bit_el = ((s->tx.command & COMMAND_EL) != 0);
  775. bit_s = ((s->tx.command & COMMAND_S) != 0);
  776. bit_i = ((s->tx.command & COMMAND_I) != 0);
  777. bit_nc = ((s->tx.command & COMMAND_NC) != 0);
  778. #if 0
  779. bool bit_sf = ((s->tx.command & COMMAND_SF) != 0);
  780. #endif
  781. s->cu_offset = s->tx.link;
  782. TRACE(OTHER,
  783. logout("val=(cu start), status=0x%04x, command=0x%04x, link=0x%08x\n",
  784. s->tx.status, s->tx.command, s->tx.link));
  785. switch (s->tx.command & COMMAND_CMD) {
  786. case CmdNOp:
  787. /* Do nothing. */
  788. break;
  789. case CmdIASetup:
  790. pci_dma_read(&s->dev, s->cb_address + 8, &s->conf.macaddr.a[0], 6);
  791. TRACE(OTHER, logout("macaddr: %s\n", nic_dump(&s->conf.macaddr.a[0], 6)));
  792. break;
  793. case CmdConfigure:
  794. pci_dma_read(&s->dev, s->cb_address + 8,
  795. &s->configuration[0], sizeof(s->configuration));
  796. TRACE(OTHER, logout("configuration: %s\n",
  797. nic_dump(&s->configuration[0], 16)));
  798. TRACE(OTHER, logout("configuration: %s\n",
  799. nic_dump(&s->configuration[16],
  800. ARRAY_SIZE(s->configuration) - 16)));
  801. if (s->configuration[20] & BIT(6)) {
  802. TRACE(OTHER, logout("Multiple IA bit\n"));
  803. }
  804. break;
  805. case CmdMulticastList:
  806. set_multicast_list(s);
  807. break;
  808. case CmdTx:
  809. if (bit_nc) {
  810. missing("CmdTx: NC = 0");
  811. ok_status = 0;
  812. break;
  813. }
  814. tx_command(s);
  815. break;
  816. case CmdTDR:
  817. TRACE(OTHER, logout("load microcode\n"));
  818. /* Starting with offset 8, the command contains
  819. * 64 dwords microcode which we just ignore here. */
  820. break;
  821. case CmdDiagnose:
  822. TRACE(OTHER, logout("diagnose\n"));
  823. /* Make sure error flag is not set. */
  824. s->tx.status = 0;
  825. break;
  826. default:
  827. missing("undefined command");
  828. ok_status = 0;
  829. break;
  830. }
  831. /* Write new status. */
  832. stw_le_pci_dma(&s->dev, s->cb_address,
  833. s->tx.status | ok_status | STATUS_C);
  834. if (bit_i) {
  835. /* CU completed action. */
  836. eepro100_cx_interrupt(s);
  837. }
  838. if (bit_el) {
  839. /* CU becomes idle. Terminate command loop. */
  840. set_cu_state(s, cu_idle);
  841. eepro100_cna_interrupt(s);
  842. break;
  843. } else if (bit_s) {
  844. /* CU becomes suspended. Terminate command loop. */
  845. set_cu_state(s, cu_suspended);
  846. eepro100_cna_interrupt(s);
  847. break;
  848. } else {
  849. /* More entries in list. */
  850. TRACE(OTHER, logout("CU list with at least one more entry\n"));
  851. }
  852. }
  853. TRACE(OTHER, logout("CU list empty\n"));
  854. /* List is empty. Now CU is idle or suspended. */
  855. }
  856. static void eepro100_cu_command(EEPRO100State * s, uint8_t val)
  857. {
  858. cu_state_t cu_state;
  859. switch (val) {
  860. case CU_NOP:
  861. /* No operation. */
  862. break;
  863. case CU_START:
  864. cu_state = get_cu_state(s);
  865. if (cu_state != cu_idle && cu_state != cu_suspended) {
  866. /* Intel documentation says that CU must be idle or suspended
  867. * for the CU start command. */
  868. logout("unexpected CU state is %u\n", cu_state);
  869. }
  870. set_cu_state(s, cu_active);
  871. s->cu_offset = e100_read_reg4(s, SCBPointer);
  872. action_command(s);
  873. break;
  874. case CU_RESUME:
  875. if (get_cu_state(s) != cu_suspended) {
  876. logout("bad CU resume from CU state %u\n", get_cu_state(s));
  877. /* Workaround for bad Linux eepro100 driver which resumes
  878. * from idle state. */
  879. #if 0
  880. missing("cu resume");
  881. #endif
  882. set_cu_state(s, cu_suspended);
  883. }
  884. if (get_cu_state(s) == cu_suspended) {
  885. TRACE(OTHER, logout("CU resuming\n"));
  886. set_cu_state(s, cu_active);
  887. action_command(s);
  888. }
  889. break;
  890. case CU_STATSADDR:
  891. /* Load dump counters address. */
  892. s->statsaddr = e100_read_reg4(s, SCBPointer);
  893. TRACE(OTHER, logout("val=0x%02x (dump counters address)\n", val));
  894. if (s->statsaddr & 3) {
  895. /* Memory must be Dword aligned. */
  896. logout("unaligned dump counters address\n");
  897. /* Handling of misaligned addresses is undefined.
  898. * Here we align the address by ignoring the lower bits. */
  899. /* TODO: Test unaligned dump counter address on real hardware. */
  900. s->statsaddr &= ~3;
  901. }
  902. break;
  903. case CU_SHOWSTATS:
  904. /* Dump statistical counters. */
  905. TRACE(OTHER, logout("val=0x%02x (dump stats)\n", val));
  906. dump_statistics(s);
  907. stl_le_pci_dma(&s->dev, s->statsaddr + s->stats_size, 0xa005);
  908. break;
  909. case CU_CMD_BASE:
  910. /* Load CU base. */
  911. TRACE(OTHER, logout("val=0x%02x (CU base address)\n", val));
  912. s->cu_base = e100_read_reg4(s, SCBPointer);
  913. break;
  914. case CU_DUMPSTATS:
  915. /* Dump and reset statistical counters. */
  916. TRACE(OTHER, logout("val=0x%02x (dump stats and reset)\n", val));
  917. dump_statistics(s);
  918. stl_le_pci_dma(&s->dev, s->statsaddr + s->stats_size, 0xa007);
  919. memset(&s->statistics, 0, sizeof(s->statistics));
  920. break;
  921. case CU_SRESUME:
  922. /* CU static resume. */
  923. missing("CU static resume");
  924. break;
  925. default:
  926. missing("Undefined CU command");
  927. }
  928. }
  929. static void eepro100_ru_command(EEPRO100State * s, uint8_t val)
  930. {
  931. switch (val) {
  932. case RU_NOP:
  933. /* No operation. */
  934. break;
  935. case RX_START:
  936. /* RU start. */
  937. if (get_ru_state(s) != ru_idle) {
  938. logout("RU state is %u, should be %u\n", get_ru_state(s), ru_idle);
  939. #if 0
  940. assert(!"wrong RU state");
  941. #endif
  942. }
  943. set_ru_state(s, ru_ready);
  944. s->ru_offset = e100_read_reg4(s, SCBPointer);
  945. TRACE(OTHER, logout("val=0x%02x (rx start)\n", val));
  946. break;
  947. case RX_RESUME:
  948. /* Restart RU. */
  949. if (get_ru_state(s) != ru_suspended) {
  950. logout("RU state is %u, should be %u\n", get_ru_state(s),
  951. ru_suspended);
  952. #if 0
  953. assert(!"wrong RU state");
  954. #endif
  955. }
  956. set_ru_state(s, ru_ready);
  957. break;
  958. case RU_ABORT:
  959. /* RU abort. */
  960. if (get_ru_state(s) == ru_ready) {
  961. eepro100_rnr_interrupt(s);
  962. }
  963. set_ru_state(s, ru_idle);
  964. break;
  965. case RX_ADDR_LOAD:
  966. /* Load RU base. */
  967. TRACE(OTHER, logout("val=0x%02x (RU base address)\n", val));
  968. s->ru_base = e100_read_reg4(s, SCBPointer);
  969. break;
  970. default:
  971. logout("val=0x%02x (undefined RU command)\n", val);
  972. missing("Undefined SU command");
  973. }
  974. }
  975. static void eepro100_write_command(EEPRO100State * s, uint8_t val)
  976. {
  977. eepro100_ru_command(s, val & 0x0f);
  978. eepro100_cu_command(s, val & 0xf0);
  979. if ((val) == 0) {
  980. TRACE(OTHER, logout("val=0x%02x\n", val));
  981. }
  982. /* Clear command byte after command was accepted. */
  983. s->mem[SCBCmd] = 0;
  984. }
  985. /*****************************************************************************
  986. *
  987. * EEPROM emulation.
  988. *
  989. ****************************************************************************/
  990. #define EEPROM_CS 0x02
  991. #define EEPROM_SK 0x01
  992. #define EEPROM_DI 0x04
  993. #define EEPROM_DO 0x08
  994. static uint16_t eepro100_read_eeprom(EEPRO100State * s)
  995. {
  996. uint16_t val = e100_read_reg2(s, SCBeeprom);
  997. if (eeprom93xx_read(s->eeprom)) {
  998. val |= EEPROM_DO;
  999. } else {
  1000. val &= ~EEPROM_DO;
  1001. }
  1002. TRACE(EEPROM, logout("val=0x%04x\n", val));
  1003. return val;
  1004. }
  1005. static void eepro100_write_eeprom(eeprom_t * eeprom, uint8_t val)
  1006. {
  1007. TRACE(EEPROM, logout("val=0x%02x\n", val));
  1008. /* mask unwritable bits */
  1009. #if 0
  1010. val = SET_MASKED(val, 0x31, eeprom->value);
  1011. #endif
  1012. int eecs = ((val & EEPROM_CS) != 0);
  1013. int eesk = ((val & EEPROM_SK) != 0);
  1014. int eedi = ((val & EEPROM_DI) != 0);
  1015. eeprom93xx_write(eeprom, eecs, eesk, eedi);
  1016. }
  1017. /*****************************************************************************
  1018. *
  1019. * MDI emulation.
  1020. *
  1021. ****************************************************************************/
  1022. #if defined(DEBUG_EEPRO100)
  1023. static const char * const mdi_op_name[] = {
  1024. "opcode 0",
  1025. "write",
  1026. "read",
  1027. "opcode 3"
  1028. };
  1029. static const char * const mdi_reg_name[] = {
  1030. "Control",
  1031. "Status",
  1032. "PHY Identification (Word 1)",
  1033. "PHY Identification (Word 2)",
  1034. "Auto-Negotiation Advertisement",
  1035. "Auto-Negotiation Link Partner Ability",
  1036. "Auto-Negotiation Expansion"
  1037. };
  1038. static const char *reg2name(uint8_t reg)
  1039. {
  1040. static char buffer[10];
  1041. const char *p = buffer;
  1042. if (reg < ARRAY_SIZE(mdi_reg_name)) {
  1043. p = mdi_reg_name[reg];
  1044. } else {
  1045. snprintf(buffer, sizeof(buffer), "reg=0x%02x", reg);
  1046. }
  1047. return p;
  1048. }
  1049. #endif /* DEBUG_EEPRO100 */
  1050. static uint32_t eepro100_read_mdi(EEPRO100State * s)
  1051. {
  1052. uint32_t val = e100_read_reg4(s, SCBCtrlMDI);
  1053. #ifdef DEBUG_EEPRO100
  1054. uint8_t raiseint = (val & BIT(29)) >> 29;
  1055. uint8_t opcode = (val & BITS(27, 26)) >> 26;
  1056. uint8_t phy = (val & BITS(25, 21)) >> 21;
  1057. uint8_t reg = (val & BITS(20, 16)) >> 16;
  1058. uint16_t data = (val & BITS(15, 0));
  1059. #endif
  1060. /* Emulation takes no time to finish MDI transaction. */
  1061. val |= BIT(28);
  1062. TRACE(MDI, logout("val=0x%08x (int=%u, %s, phy=%u, %s, data=0x%04x\n",
  1063. val, raiseint, mdi_op_name[opcode], phy,
  1064. reg2name(reg), data));
  1065. return val;
  1066. }
  1067. static void eepro100_write_mdi(EEPRO100State *s)
  1068. {
  1069. uint32_t val = e100_read_reg4(s, SCBCtrlMDI);
  1070. uint8_t raiseint = (val & BIT(29)) >> 29;
  1071. uint8_t opcode = (val & BITS(27, 26)) >> 26;
  1072. uint8_t phy = (val & BITS(25, 21)) >> 21;
  1073. uint8_t reg = (val & BITS(20, 16)) >> 16;
  1074. uint16_t data = (val & BITS(15, 0));
  1075. TRACE(MDI, logout("val=0x%08x (int=%u, %s, phy=%u, %s, data=0x%04x\n",
  1076. val, raiseint, mdi_op_name[opcode], phy, reg2name(reg), data));
  1077. if (phy != 1) {
  1078. /* Unsupported PHY address. */
  1079. #if 0
  1080. logout("phy must be 1 but is %u\n", phy);
  1081. #endif
  1082. data = 0;
  1083. } else if (opcode != 1 && opcode != 2) {
  1084. /* Unsupported opcode. */
  1085. logout("opcode must be 1 or 2 but is %u\n", opcode);
  1086. data = 0;
  1087. } else if (reg > 6) {
  1088. /* Unsupported register. */
  1089. logout("register must be 0...6 but is %u\n", reg);
  1090. data = 0;
  1091. } else {
  1092. TRACE(MDI, logout("val=0x%08x (int=%u, %s, phy=%u, %s, data=0x%04x\n",
  1093. val, raiseint, mdi_op_name[opcode], phy,
  1094. reg2name(reg), data));
  1095. if (opcode == 1) {
  1096. /* MDI write */
  1097. switch (reg) {
  1098. case 0: /* Control Register */
  1099. if (data & 0x8000) {
  1100. /* Reset status and control registers to default. */
  1101. s->mdimem[0] = eepro100_mdi_default[0];
  1102. s->mdimem[1] = eepro100_mdi_default[1];
  1103. data = s->mdimem[reg];
  1104. } else {
  1105. /* Restart Auto Configuration = Normal Operation */
  1106. data &= ~0x0200;
  1107. }
  1108. break;
  1109. case 1: /* Status Register */
  1110. missing("not writable");
  1111. data = s->mdimem[reg];
  1112. break;
  1113. case 2: /* PHY Identification Register (Word 1) */
  1114. case 3: /* PHY Identification Register (Word 2) */
  1115. missing("not implemented");
  1116. break;
  1117. case 4: /* Auto-Negotiation Advertisement Register */
  1118. case 5: /* Auto-Negotiation Link Partner Ability Register */
  1119. break;
  1120. case 6: /* Auto-Negotiation Expansion Register */
  1121. default:
  1122. missing("not implemented");
  1123. }
  1124. s->mdimem[reg] = data;
  1125. } else if (opcode == 2) {
  1126. /* MDI read */
  1127. switch (reg) {
  1128. case 0: /* Control Register */
  1129. if (data & 0x8000) {
  1130. /* Reset status and control registers to default. */
  1131. s->mdimem[0] = eepro100_mdi_default[0];
  1132. s->mdimem[1] = eepro100_mdi_default[1];
  1133. }
  1134. break;
  1135. case 1: /* Status Register */
  1136. s->mdimem[reg] |= 0x0020;
  1137. break;
  1138. case 2: /* PHY Identification Register (Word 1) */
  1139. case 3: /* PHY Identification Register (Word 2) */
  1140. case 4: /* Auto-Negotiation Advertisement Register */
  1141. break;
  1142. case 5: /* Auto-Negotiation Link Partner Ability Register */
  1143. s->mdimem[reg] = 0x41fe;
  1144. break;
  1145. case 6: /* Auto-Negotiation Expansion Register */
  1146. s->mdimem[reg] = 0x0001;
  1147. break;
  1148. }
  1149. data = s->mdimem[reg];
  1150. }
  1151. /* Emulation takes no time to finish MDI transaction.
  1152. * Set MDI bit in SCB status register. */
  1153. s->mem[SCBAck] |= 0x08;
  1154. val |= BIT(28);
  1155. if (raiseint) {
  1156. eepro100_mdi_interrupt(s);
  1157. }
  1158. }
  1159. val = (val & 0xffff0000) + data;
  1160. e100_write_reg4(s, SCBCtrlMDI, val);
  1161. }
  1162. /*****************************************************************************
  1163. *
  1164. * Port emulation.
  1165. *
  1166. ****************************************************************************/
  1167. #define PORT_SOFTWARE_RESET 0
  1168. #define PORT_SELFTEST 1
  1169. #define PORT_SELECTIVE_RESET 2
  1170. #define PORT_DUMP 3
  1171. #define PORT_SELECTION_MASK 3
  1172. typedef struct {
  1173. uint32_t st_sign; /* Self Test Signature */
  1174. uint32_t st_result; /* Self Test Results */
  1175. } eepro100_selftest_t;
  1176. static uint32_t eepro100_read_port(EEPRO100State * s)
  1177. {
  1178. return 0;
  1179. }
  1180. static void eepro100_write_port(EEPRO100State *s)
  1181. {
  1182. uint32_t val = e100_read_reg4(s, SCBPort);
  1183. uint32_t address = (val & ~PORT_SELECTION_MASK);
  1184. uint8_t selection = (val & PORT_SELECTION_MASK);
  1185. switch (selection) {
  1186. case PORT_SOFTWARE_RESET:
  1187. nic_reset(s);
  1188. break;
  1189. case PORT_SELFTEST:
  1190. TRACE(OTHER, logout("selftest address=0x%08x\n", address));
  1191. eepro100_selftest_t data;
  1192. pci_dma_read(&s->dev, address, (uint8_t *) &data, sizeof(data));
  1193. data.st_sign = 0xffffffff;
  1194. data.st_result = 0;
  1195. pci_dma_write(&s->dev, address, (uint8_t *) &data, sizeof(data));
  1196. break;
  1197. case PORT_SELECTIVE_RESET:
  1198. TRACE(OTHER, logout("selective reset, selftest address=0x%08x\n", address));
  1199. nic_selective_reset(s);
  1200. break;
  1201. default:
  1202. logout("val=0x%08x\n", val);
  1203. missing("unknown port selection");
  1204. }
  1205. }
  1206. /*****************************************************************************
  1207. *
  1208. * General hardware emulation.
  1209. *
  1210. ****************************************************************************/
  1211. static uint8_t eepro100_read1(EEPRO100State * s, uint32_t addr)
  1212. {
  1213. uint8_t val = 0;
  1214. if (addr <= sizeof(s->mem) - sizeof(val)) {
  1215. val = s->mem[addr];
  1216. }
  1217. switch (addr) {
  1218. case SCBStatus:
  1219. case SCBAck:
  1220. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1221. break;
  1222. case SCBCmd:
  1223. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1224. #if 0
  1225. val = eepro100_read_command(s);
  1226. #endif
  1227. break;
  1228. case SCBIntmask:
  1229. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1230. break;
  1231. case SCBPort + 3:
  1232. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1233. break;
  1234. case SCBeeprom:
  1235. val = eepro100_read_eeprom(s);
  1236. break;
  1237. case SCBCtrlMDI:
  1238. case SCBCtrlMDI + 1:
  1239. case SCBCtrlMDI + 2:
  1240. case SCBCtrlMDI + 3:
  1241. val = (uint8_t)(eepro100_read_mdi(s) >> (8 * (addr & 3)));
  1242. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1243. break;
  1244. case SCBpmdr: /* Power Management Driver Register */
  1245. val = 0;
  1246. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1247. break;
  1248. case SCBgctrl: /* General Control Register */
  1249. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1250. break;
  1251. case SCBgstat: /* General Status Register */
  1252. /* 100 Mbps full duplex, valid link */
  1253. val = 0x07;
  1254. TRACE(OTHER, logout("addr=General Status val=%02x\n", val));
  1255. break;
  1256. default:
  1257. logout("addr=%s val=0x%02x\n", regname(addr), val);
  1258. missing("unknown byte read");
  1259. }
  1260. return val;
  1261. }
  1262. static uint16_t eepro100_read2(EEPRO100State * s, uint32_t addr)
  1263. {
  1264. uint16_t val = 0;
  1265. if (addr <= sizeof(s->mem) - sizeof(val)) {
  1266. val = e100_read_reg2(s, addr);
  1267. }
  1268. switch (addr) {
  1269. case SCBStatus:
  1270. case SCBCmd:
  1271. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1272. break;
  1273. case SCBeeprom:
  1274. val = eepro100_read_eeprom(s);
  1275. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1276. break;
  1277. case SCBCtrlMDI:
  1278. case SCBCtrlMDI + 2:
  1279. val = (uint16_t)(eepro100_read_mdi(s) >> (8 * (addr & 3)));
  1280. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1281. break;
  1282. default:
  1283. logout("addr=%s val=0x%04x\n", regname(addr), val);
  1284. missing("unknown word read");
  1285. }
  1286. return val;
  1287. }
  1288. static uint32_t eepro100_read4(EEPRO100State * s, uint32_t addr)
  1289. {
  1290. uint32_t val = 0;
  1291. if (addr <= sizeof(s->mem) - sizeof(val)) {
  1292. val = e100_read_reg4(s, addr);
  1293. }
  1294. switch (addr) {
  1295. case SCBStatus:
  1296. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1297. break;
  1298. case SCBPointer:
  1299. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1300. break;
  1301. case SCBPort:
  1302. val = eepro100_read_port(s);
  1303. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1304. break;
  1305. case SCBflash:
  1306. val = eepro100_read_eeprom(s);
  1307. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1308. break;
  1309. case SCBCtrlMDI:
  1310. val = eepro100_read_mdi(s);
  1311. break;
  1312. default:
  1313. logout("addr=%s val=0x%08x\n", regname(addr), val);
  1314. missing("unknown longword read");
  1315. }
  1316. return val;
  1317. }
  1318. static void eepro100_write1(EEPRO100State * s, uint32_t addr, uint8_t val)
  1319. {
  1320. /* SCBStatus is readonly. */
  1321. if (addr > SCBStatus && addr <= sizeof(s->mem) - sizeof(val)) {
  1322. s->mem[addr] = val;
  1323. }
  1324. switch (addr) {
  1325. case SCBStatus:
  1326. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1327. break;
  1328. case SCBAck:
  1329. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1330. eepro100_acknowledge(s);
  1331. break;
  1332. case SCBCmd:
  1333. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1334. eepro100_write_command(s, val);
  1335. break;
  1336. case SCBIntmask:
  1337. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1338. if (val & BIT(1)) {
  1339. eepro100_swi_interrupt(s);
  1340. }
  1341. eepro100_interrupt(s, 0);
  1342. break;
  1343. case SCBPointer:
  1344. case SCBPointer + 1:
  1345. case SCBPointer + 2:
  1346. case SCBPointer + 3:
  1347. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1348. break;
  1349. case SCBPort:
  1350. case SCBPort + 1:
  1351. case SCBPort + 2:
  1352. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1353. break;
  1354. case SCBPort + 3:
  1355. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1356. eepro100_write_port(s);
  1357. break;
  1358. case SCBFlow: /* does not exist on 82557 */
  1359. case SCBFlow + 1:
  1360. case SCBFlow + 2:
  1361. case SCBpmdr: /* does not exist on 82557 */
  1362. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1363. break;
  1364. case SCBeeprom:
  1365. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1366. eepro100_write_eeprom(s->eeprom, val);
  1367. break;
  1368. case SCBCtrlMDI:
  1369. case SCBCtrlMDI + 1:
  1370. case SCBCtrlMDI + 2:
  1371. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1372. break;
  1373. case SCBCtrlMDI + 3:
  1374. TRACE(OTHER, logout("addr=%s val=0x%02x\n", regname(addr), val));
  1375. eepro100_write_mdi(s);
  1376. break;
  1377. default:
  1378. logout("addr=%s val=0x%02x\n", regname(addr), val);
  1379. missing("unknown byte write");
  1380. }
  1381. }
  1382. static void eepro100_write2(EEPRO100State * s, uint32_t addr, uint16_t val)
  1383. {
  1384. /* SCBStatus is readonly. */
  1385. if (addr > SCBStatus && addr <= sizeof(s->mem) - sizeof(val)) {
  1386. e100_write_reg2(s, addr, val);
  1387. }
  1388. switch (addr) {
  1389. case SCBStatus:
  1390. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1391. s->mem[SCBAck] = (val >> 8);
  1392. eepro100_acknowledge(s);
  1393. break;
  1394. case SCBCmd:
  1395. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1396. eepro100_write_command(s, val);
  1397. eepro100_write1(s, SCBIntmask, val >> 8);
  1398. break;
  1399. case SCBPointer:
  1400. case SCBPointer + 2:
  1401. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1402. break;
  1403. case SCBPort:
  1404. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1405. break;
  1406. case SCBPort + 2:
  1407. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1408. eepro100_write_port(s);
  1409. break;
  1410. case SCBeeprom:
  1411. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1412. eepro100_write_eeprom(s->eeprom, val);
  1413. break;
  1414. case SCBCtrlMDI:
  1415. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1416. break;
  1417. case SCBCtrlMDI + 2:
  1418. TRACE(OTHER, logout("addr=%s val=0x%04x\n", regname(addr), val));
  1419. eepro100_write_mdi(s);
  1420. break;
  1421. default:
  1422. logout("addr=%s val=0x%04x\n", regname(addr), val);
  1423. missing("unknown word write");
  1424. }
  1425. }
  1426. static void eepro100_write4(EEPRO100State * s, uint32_t addr, uint32_t val)
  1427. {
  1428. if (addr <= sizeof(s->mem) - sizeof(val)) {
  1429. e100_write_reg4(s, addr, val);
  1430. }
  1431. switch (addr) {
  1432. case SCBPointer:
  1433. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1434. break;
  1435. case SCBPort:
  1436. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1437. eepro100_write_port(s);
  1438. break;
  1439. case SCBflash:
  1440. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1441. val = val >> 16;
  1442. eepro100_write_eeprom(s->eeprom, val);
  1443. break;
  1444. case SCBCtrlMDI:
  1445. TRACE(OTHER, logout("addr=%s val=0x%08x\n", regname(addr), val));
  1446. eepro100_write_mdi(s);
  1447. break;
  1448. default:
  1449. logout("addr=%s val=0x%08x\n", regname(addr), val);
  1450. missing("unknown longword write");
  1451. }
  1452. }
  1453. static uint64_t eepro100_read(void *opaque, target_phys_addr_t addr,
  1454. unsigned size)
  1455. {
  1456. EEPRO100State *s = opaque;
  1457. switch (size) {
  1458. case 1: return eepro100_read1(s, addr);
  1459. case 2: return eepro100_read2(s, addr);
  1460. case 4: return eepro100_read4(s, addr);
  1461. default: abort();
  1462. }
  1463. }
  1464. static void eepro100_write(void *opaque, target_phys_addr_t addr,
  1465. uint64_t data, unsigned size)
  1466. {
  1467. EEPRO100State *s = opaque;
  1468. switch (size) {
  1469. case 1: return eepro100_write1(s, addr, data);
  1470. case 2: return eepro100_write2(s, addr, data);
  1471. case 4: return eepro100_write4(s, addr, data);
  1472. default: abort();
  1473. }
  1474. }
  1475. static const MemoryRegionOps eepro100_ops = {
  1476. .read = eepro100_read,
  1477. .write = eepro100_write,
  1478. .endianness = DEVICE_LITTLE_ENDIAN,
  1479. };
  1480. static int nic_can_receive(VLANClientState *nc)
  1481. {
  1482. EEPRO100State *s = DO_UPCAST(NICState, nc, nc)->opaque;
  1483. TRACE(RXTX, logout("%p\n", s));
  1484. return get_ru_state(s) == ru_ready;
  1485. #if 0
  1486. return !eepro100_buffer_full(s);
  1487. #endif
  1488. }
  1489. static ssize_t nic_receive(VLANClientState *nc, const uint8_t * buf, size_t size)
  1490. {
  1491. /* TODO:
  1492. * - Magic packets should set bit 30 in power management driver register.
  1493. * - Interesting packets should set bit 29 in power management driver register.
  1494. */
  1495. EEPRO100State *s = DO_UPCAST(NICState, nc, nc)->opaque;
  1496. uint16_t rfd_status = 0xa000;
  1497. #if defined(CONFIG_PAD_RECEIVED_FRAMES)
  1498. uint8_t min_buf[60];
  1499. #endif
  1500. static const uint8_t broadcast_macaddr[6] =
  1501. { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  1502. #if defined(CONFIG_PAD_RECEIVED_FRAMES)
  1503. /* Pad to minimum Ethernet frame length */
  1504. if (size < sizeof(min_buf)) {
  1505. memcpy(min_buf, buf, size);
  1506. memset(&min_buf[size], 0, sizeof(min_buf) - size);
  1507. buf = min_buf;
  1508. size = sizeof(min_buf);
  1509. }
  1510. #endif
  1511. if (s->configuration[8] & 0x80) {
  1512. /* CSMA is disabled. */
  1513. logout("%p received while CSMA is disabled\n", s);
  1514. return -1;
  1515. #if !defined(CONFIG_PAD_RECEIVED_FRAMES)
  1516. } else if (size < 64 && (s->configuration[7] & BIT(0))) {
  1517. /* Short frame and configuration byte 7/0 (discard short receive) set:
  1518. * Short frame is discarded */
  1519. logout("%p received short frame (%zu byte)\n", s, size);
  1520. s->statistics.rx_short_frame_errors++;
  1521. return -1;
  1522. #endif
  1523. } else if ((size > MAX_ETH_FRAME_SIZE + 4) && !(s->configuration[18] & BIT(3))) {
  1524. /* Long frame and configuration byte 18/3 (long receive ok) not set:
  1525. * Long frames are discarded. */
  1526. logout("%p received long frame (%zu byte), ignored\n", s, size);
  1527. return -1;
  1528. } else if (memcmp(buf, s->conf.macaddr.a, 6) == 0) { /* !!! */
  1529. /* Frame matches individual address. */
  1530. /* TODO: check configuration byte 15/4 (ignore U/L). */
  1531. TRACE(RXTX, logout("%p received frame for me, len=%zu\n", s, size));
  1532. } else if (memcmp(buf, broadcast_macaddr, 6) == 0) {
  1533. /* Broadcast frame. */
  1534. TRACE(RXTX, logout("%p received broadcast, len=%zu\n", s, size));
  1535. rfd_status |= 0x0002;
  1536. } else if (buf[0] & 0x01) {
  1537. /* Multicast frame. */
  1538. TRACE(RXTX, logout("%p received multicast, len=%zu,%s\n", s, size, nic_dump(buf, size)));
  1539. if (s->configuration[21] & BIT(3)) {
  1540. /* Multicast all bit is set, receive all multicast frames. */
  1541. } else {
  1542. unsigned mcast_idx = compute_mcast_idx(buf);
  1543. assert(mcast_idx < 64);
  1544. if (s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))) {
  1545. /* Multicast frame is allowed in hash table. */
  1546. } else if (s->configuration[15] & BIT(0)) {
  1547. /* Promiscuous: receive all. */
  1548. rfd_status |= 0x0004;
  1549. } else {
  1550. TRACE(RXTX, logout("%p multicast ignored\n", s));
  1551. return -1;
  1552. }
  1553. }
  1554. /* TODO: Next not for promiscuous mode? */
  1555. rfd_status |= 0x0002;
  1556. } else if (s->configuration[15] & BIT(0)) {
  1557. /* Promiscuous: receive all. */
  1558. TRACE(RXTX, logout("%p received frame in promiscuous mode, len=%zu\n", s, size));
  1559. rfd_status |= 0x0004;
  1560. } else if (s->configuration[20] & BIT(6)) {
  1561. /* Multiple IA bit set. */
  1562. unsigned mcast_idx = compute_mcast_idx(buf);
  1563. assert(mcast_idx < 64);
  1564. if (s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7))) {
  1565. TRACE(RXTX, logout("%p accepted, multiple IA bit set\n", s));
  1566. } else {
  1567. TRACE(RXTX, logout("%p frame ignored, multiple IA bit set\n", s));
  1568. return -1;
  1569. }
  1570. } else {
  1571. TRACE(RXTX, logout("%p received frame, ignored, len=%zu,%s\n", s, size,
  1572. nic_dump(buf, size)));
  1573. return size;
  1574. }
  1575. if (get_ru_state(s) != ru_ready) {
  1576. /* No resources available. */
  1577. logout("no resources, state=%u\n", get_ru_state(s));
  1578. /* TODO: RNR interrupt only at first failed frame? */
  1579. eepro100_rnr_interrupt(s);
  1580. s->statistics.rx_resource_errors++;
  1581. #if 0
  1582. assert(!"no resources");
  1583. #endif
  1584. return -1;
  1585. }
  1586. /* !!! */
  1587. eepro100_rx_t rx;
  1588. pci_dma_read(&s->dev, s->ru_base + s->ru_offset,
  1589. (uint8_t *) &rx, sizeof(eepro100_rx_t));
  1590. uint16_t rfd_command = le16_to_cpu(rx.command);
  1591. uint16_t rfd_size = le16_to_cpu(rx.size);
  1592. if (size > rfd_size) {
  1593. logout("Receive buffer (%" PRId16 " bytes) too small for data "
  1594. "(%zu bytes); data truncated\n", rfd_size, size);
  1595. size = rfd_size;
  1596. }
  1597. #if !defined(CONFIG_PAD_RECEIVED_FRAMES)
  1598. if (size < 64) {
  1599. rfd_status |= 0x0080;
  1600. }
  1601. #endif
  1602. TRACE(OTHER, logout("command 0x%04x, link 0x%08x, addr 0x%08x, size %u\n",
  1603. rfd_command, rx.link, rx.rx_buf_addr, rfd_size));
  1604. stw_le_pci_dma(&s->dev, s->ru_base + s->ru_offset +
  1605. offsetof(eepro100_rx_t, status), rfd_status);
  1606. stw_le_pci_dma(&s->dev, s->ru_base + s->ru_offset +
  1607. offsetof(eepro100_rx_t, count), size);
  1608. /* Early receive interrupt not supported. */
  1609. #if 0
  1610. eepro100_er_interrupt(s);
  1611. #endif
  1612. /* Receive CRC Transfer not supported. */
  1613. if (s->configuration[18] & BIT(2)) {
  1614. missing("Receive CRC Transfer");
  1615. return -1;
  1616. }
  1617. /* TODO: check stripping enable bit. */
  1618. #if 0
  1619. assert(!(s->configuration[17] & BIT(0)));
  1620. #endif
  1621. pci_dma_write(&s->dev, s->ru_base + s->ru_offset +
  1622. sizeof(eepro100_rx_t), buf, size);
  1623. s->statistics.rx_good_frames++;
  1624. eepro100_fr_interrupt(s);
  1625. s->ru_offset = le32_to_cpu(rx.link);
  1626. if (rfd_command & COMMAND_EL) {
  1627. /* EL bit is set, so this was the last frame. */
  1628. logout("receive: Running out of frames\n");
  1629. set_ru_state(s, ru_suspended);
  1630. }
  1631. if (rfd_command & COMMAND_S) {
  1632. /* S bit is set. */
  1633. set_ru_state(s, ru_suspended);
  1634. }
  1635. return size;
  1636. }
  1637. static const VMStateDescription vmstate_eepro100 = {
  1638. .version_id = 3,
  1639. .minimum_version_id = 2,
  1640. .minimum_version_id_old = 2,
  1641. .fields = (VMStateField []) {
  1642. VMSTATE_PCI_DEVICE(dev, EEPRO100State),
  1643. VMSTATE_UNUSED(32),
  1644. VMSTATE_BUFFER(mult, EEPRO100State),
  1645. VMSTATE_BUFFER(mem, EEPRO100State),
  1646. /* Save all members of struct between scb_stat and mem. */
  1647. VMSTATE_UINT8(scb_stat, EEPRO100State),
  1648. VMSTATE_UINT8(int_stat, EEPRO100State),
  1649. VMSTATE_UNUSED(3*4),
  1650. VMSTATE_MACADDR(conf.macaddr, EEPRO100State),
  1651. VMSTATE_UNUSED(19*4),
  1652. VMSTATE_UINT16_ARRAY(mdimem, EEPRO100State, 32),
  1653. /* The eeprom should be saved and restored by its own routines. */
  1654. VMSTATE_UINT32(device, EEPRO100State),
  1655. /* TODO check device. */
  1656. VMSTATE_UINT32(cu_base, EEPRO100State),
  1657. VMSTATE_UINT32(cu_offset, EEPRO100State),
  1658. VMSTATE_UINT32(ru_base, EEPRO100State),
  1659. VMSTATE_UINT32(ru_offset, EEPRO100State),
  1660. VMSTATE_UINT32(statsaddr, EEPRO100State),
  1661. /* Save eepro100_stats_t statistics. */
  1662. VMSTATE_UINT32(statistics.tx_good_frames, EEPRO100State),
  1663. VMSTATE_UINT32(statistics.tx_max_collisions, EEPRO100State),
  1664. VMSTATE_UINT32(statistics.tx_late_collisions, EEPRO100State),
  1665. VMSTATE_UINT32(statistics.tx_underruns, EEPRO100State),
  1666. VMSTATE_UINT32(statistics.tx_lost_crs, EEPRO100State),
  1667. VMSTATE_UINT32(statistics.tx_deferred, EEPRO100State),
  1668. VMSTATE_UINT32(statistics.tx_single_collisions, EEPRO100State),
  1669. VMSTATE_UINT32(statistics.tx_multiple_collisions, EEPRO100State),
  1670. VMSTATE_UINT32(statistics.tx_total_collisions, EEPRO100State),
  1671. VMSTATE_UINT32(statistics.rx_good_frames, EEPRO100State),
  1672. VMSTATE_UINT32(statistics.rx_crc_errors, EEPRO100State),
  1673. VMSTATE_UINT32(statistics.rx_alignment_errors, EEPRO100State),
  1674. VMSTATE_UINT32(statistics.rx_resource_errors, EEPRO100State),
  1675. VMSTATE_UINT32(statistics.rx_overrun_errors, EEPRO100State),
  1676. VMSTATE_UINT32(statistics.rx_cdt_errors, EEPRO100State),
  1677. VMSTATE_UINT32(statistics.rx_short_frame_errors, EEPRO100State),
  1678. VMSTATE_UINT32(statistics.fc_xmt_pause, EEPRO100State),
  1679. VMSTATE_UINT32(statistics.fc_rcv_pause, EEPRO100State),
  1680. VMSTATE_UINT32(statistics.fc_rcv_unsupported, EEPRO100State),
  1681. VMSTATE_UINT16(statistics.xmt_tco_frames, EEPRO100State),
  1682. VMSTATE_UINT16(statistics.rcv_tco_frames, EEPRO100State),
  1683. /* Configuration bytes. */
  1684. VMSTATE_BUFFER(configuration, EEPRO100State),
  1685. VMSTATE_END_OF_LIST()
  1686. }
  1687. };
  1688. static void nic_cleanup(VLANClientState *nc)
  1689. {
  1690. EEPRO100State *s = DO_UPCAST(NICState, nc, nc)->opaque;
  1691. s->nic = NULL;
  1692. }
  1693. static int pci_nic_uninit(PCIDevice *pci_dev)
  1694. {
  1695. EEPRO100State *s = DO_UPCAST(EEPRO100State, dev, pci_dev);
  1696. memory_region_destroy(&s->mmio_bar);
  1697. memory_region_destroy(&s->io_bar);
  1698. memory_region_destroy(&s->flash_bar);
  1699. vmstate_unregister(&pci_dev->qdev, s->vmstate, s);
  1700. eeprom93xx_free(&pci_dev->qdev, s->eeprom);
  1701. qemu_del_vlan_client(&s->nic->nc);
  1702. return 0;
  1703. }
  1704. static NetClientInfo net_eepro100_info = {
  1705. .type = NET_CLIENT_TYPE_NIC,
  1706. .size = sizeof(NICState),
  1707. .can_receive = nic_can_receive,
  1708. .receive = nic_receive,
  1709. .cleanup = nic_cleanup,
  1710. };
  1711. static int e100_nic_init(PCIDevice *pci_dev)
  1712. {
  1713. EEPRO100State *s = DO_UPCAST(EEPRO100State, dev, pci_dev);
  1714. E100PCIDeviceInfo *e100_device = DO_UPCAST(E100PCIDeviceInfo, pci.qdev,
  1715. pci_dev->qdev.info);
  1716. TRACE(OTHER, logout("\n"));
  1717. s->device = e100_device->device;
  1718. e100_pci_reset(s, e100_device);
  1719. /* Add 64 * 2 EEPROM. i82557 and i82558 support a 64 word EEPROM,
  1720. * i82559 and later support 64 or 256 word EEPROM. */
  1721. s->eeprom = eeprom93xx_new(&pci_dev->qdev, EEPROM_SIZE);
  1722. /* Handler for memory-mapped I/O */
  1723. memory_region_init_io(&s->mmio_bar, &eepro100_ops, s, "eepro100-mmio",
  1724. PCI_MEM_SIZE);
  1725. pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_MEM_PREFETCH, &s->mmio_bar);
  1726. memory_region_init_io(&s->io_bar, &eepro100_ops, s, "eepro100-io",
  1727. PCI_IO_SIZE);
  1728. pci_register_bar(&s->dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->io_bar);
  1729. /* FIXME: flash aliases to mmio?! */
  1730. memory_region_init_io(&s->flash_bar, &eepro100_ops, s, "eepro100-flash",
  1731. PCI_FLASH_SIZE);
  1732. pci_register_bar(&s->dev, 2, 0, &s->flash_bar);
  1733. qemu_macaddr_default_if_unset(&s->conf.macaddr);
  1734. logout("macaddr: %s\n", nic_dump(&s->conf.macaddr.a[0], 6));
  1735. nic_reset(s);
  1736. s->nic = qemu_new_nic(&net_eepro100_info, &s->conf,
  1737. pci_dev->qdev.info->name, pci_dev->qdev.id, s);
  1738. qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
  1739. TRACE(OTHER, logout("%s\n", s->nic->nc.info_str));
  1740. qemu_register_reset(nic_reset, s);
  1741. s->vmstate = g_malloc(sizeof(vmstate_eepro100));
  1742. memcpy(s->vmstate, &vmstate_eepro100, sizeof(vmstate_eepro100));
  1743. s->vmstate->name = s->nic->nc.model;
  1744. vmstate_register(&pci_dev->qdev, -1, s->vmstate, s);
  1745. add_boot_device_path(s->conf.bootindex, &pci_dev->qdev, "/ethernet-phy@0");
  1746. return 0;
  1747. }
  1748. static E100PCIDeviceInfo e100_devices[] = {
  1749. {
  1750. .pci.qdev.name = "i82550",
  1751. .pci.qdev.desc = "Intel i82550 Ethernet",
  1752. .device = i82550,
  1753. /* TODO: check device id. */
  1754. .pci.device_id = PCI_DEVICE_ID_INTEL_82551IT,
  1755. /* Revision ID: 0x0c, 0x0d, 0x0e. */
  1756. .pci.revision = 0x0e,
  1757. /* TODO: check size of statistical counters. */
  1758. .stats_size = 80,
  1759. /* TODO: check extended tcb support. */
  1760. .has_extended_tcb_support = true,
  1761. .power_management = true,
  1762. },{
  1763. .pci.qdev.name = "i82551",
  1764. .pci.qdev.desc = "Intel i82551 Ethernet",
  1765. .device = i82551,
  1766. .pci.device_id = PCI_DEVICE_ID_INTEL_82551IT,
  1767. /* Revision ID: 0x0f, 0x10. */
  1768. .pci.revision = 0x0f,
  1769. /* TODO: check size of statistical counters. */
  1770. .stats_size = 80,
  1771. .has_extended_tcb_support = true,
  1772. .power_management = true,
  1773. },{
  1774. .pci.qdev.name = "i82557a",
  1775. .pci.qdev.desc = "Intel i82557A Ethernet",
  1776. .device = i82557A,
  1777. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1778. .pci.revision = 0x01,
  1779. .power_management = false,
  1780. },{
  1781. .pci.qdev.name = "i82557b",
  1782. .pci.qdev.desc = "Intel i82557B Ethernet",
  1783. .device = i82557B,
  1784. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1785. .pci.revision = 0x02,
  1786. .power_management = false,
  1787. },{
  1788. .pci.qdev.name = "i82557c",
  1789. .pci.qdev.desc = "Intel i82557C Ethernet",
  1790. .device = i82557C,
  1791. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1792. .pci.revision = 0x03,
  1793. .power_management = false,
  1794. },{
  1795. .pci.qdev.name = "i82558a",
  1796. .pci.qdev.desc = "Intel i82558A Ethernet",
  1797. .device = i82558A,
  1798. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1799. .pci.revision = 0x04,
  1800. .stats_size = 76,
  1801. .has_extended_tcb_support = true,
  1802. .power_management = true,
  1803. },{
  1804. .pci.qdev.name = "i82558b",
  1805. .pci.qdev.desc = "Intel i82558B Ethernet",
  1806. .device = i82558B,
  1807. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1808. .pci.revision = 0x05,
  1809. .stats_size = 76,
  1810. .has_extended_tcb_support = true,
  1811. .power_management = true,
  1812. },{
  1813. .pci.qdev.name = "i82559a",
  1814. .pci.qdev.desc = "Intel i82559A Ethernet",
  1815. .device = i82559A,
  1816. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1817. .pci.revision = 0x06,
  1818. .stats_size = 80,
  1819. .has_extended_tcb_support = true,
  1820. .power_management = true,
  1821. },{
  1822. .pci.qdev.name = "i82559b",
  1823. .pci.qdev.desc = "Intel i82559B Ethernet",
  1824. .device = i82559B,
  1825. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1826. .pci.revision = 0x07,
  1827. .stats_size = 80,
  1828. .has_extended_tcb_support = true,
  1829. .power_management = true,
  1830. },{
  1831. .pci.qdev.name = "i82559c",
  1832. .pci.qdev.desc = "Intel i82559C Ethernet",
  1833. .device = i82559C,
  1834. .pci.device_id = PCI_DEVICE_ID_INTEL_82557,
  1835. #if 0
  1836. .pci.revision = 0x08,
  1837. #endif
  1838. /* TODO: Windows wants revision id 0x0c. */
  1839. .pci.revision = 0x0c,
  1840. #if EEPROM_SIZE > 0
  1841. .pci.subsystem_vendor_id = PCI_VENDOR_ID_INTEL,
  1842. .pci.subsystem_id = 0x0040,
  1843. #endif
  1844. .stats_size = 80,
  1845. .has_extended_tcb_support = true,
  1846. .power_management = true,
  1847. },{
  1848. .pci.qdev.name = "i82559er",
  1849. .pci.qdev.desc = "Intel i82559ER Ethernet",
  1850. .device = i82559ER,
  1851. .pci.device_id = PCI_DEVICE_ID_INTEL_82551IT,
  1852. .pci.revision = 0x09,
  1853. .stats_size = 80,
  1854. .has_extended_tcb_support = true,
  1855. .power_management = true,
  1856. },{
  1857. .pci.qdev.name = "i82562",
  1858. .pci.qdev.desc = "Intel i82562 Ethernet",
  1859. .device = i82562,
  1860. /* TODO: check device id. */
  1861. .pci.device_id = PCI_DEVICE_ID_INTEL_82551IT,
  1862. /* TODO: wrong revision id. */
  1863. .pci.revision = 0x0e,
  1864. .stats_size = 80,
  1865. .has_extended_tcb_support = true,
  1866. .power_management = true,
  1867. },{
  1868. /* Toshiba Tecra 8200. */
  1869. .pci.qdev.name = "i82801",
  1870. .pci.qdev.desc = "Intel i82801 Ethernet",
  1871. .device = i82801,
  1872. .pci.device_id = 0x2449,
  1873. .pci.revision = 0x03,
  1874. .stats_size = 80,
  1875. .has_extended_tcb_support = true,
  1876. .power_management = true,
  1877. }
  1878. };
  1879. static Property e100_properties[] = {
  1880. DEFINE_NIC_PROPERTIES(EEPRO100State, conf),
  1881. DEFINE_PROP_END_OF_LIST(),
  1882. };
  1883. static void eepro100_register_devices(void)
  1884. {
  1885. size_t i;
  1886. for (i = 0; i < ARRAY_SIZE(e100_devices); i++) {
  1887. PCIDeviceInfo *pci_dev = &e100_devices[i].pci;
  1888. /* We use the same rom file for all device ids.
  1889. QEMU fixes the device id during rom load. */
  1890. pci_dev->vendor_id = PCI_VENDOR_ID_INTEL;
  1891. pci_dev->class_id = PCI_CLASS_NETWORK_ETHERNET;
  1892. pci_dev->romfile = "pxe-eepro100.rom";
  1893. pci_dev->init = e100_nic_init;
  1894. pci_dev->exit = pci_nic_uninit;
  1895. pci_dev->qdev.props = e100_properties;
  1896. pci_dev->qdev.size = sizeof(EEPRO100State);
  1897. pci_qdev_register(pci_dev);
  1898. }
  1899. }
  1900. device_init(eepro100_register_devices)