apic.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028
  1. /*
  2. * APIC support
  3. *
  4. * Copyright (c) 2004-2005 Fabrice Bellard
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  18. */
  19. #include "hw.h"
  20. #include "apic.h"
  21. #include "ioapic.h"
  22. #include "qemu-timer.h"
  23. #include "host-utils.h"
  24. #include "sysbus.h"
  25. #include "trace.h"
  26. #include "pc.h"
  27. /* APIC Local Vector Table */
  28. #define APIC_LVT_TIMER 0
  29. #define APIC_LVT_THERMAL 1
  30. #define APIC_LVT_PERFORM 2
  31. #define APIC_LVT_LINT0 3
  32. #define APIC_LVT_LINT1 4
  33. #define APIC_LVT_ERROR 5
  34. #define APIC_LVT_NB 6
  35. /* APIC delivery modes */
  36. #define APIC_DM_FIXED 0
  37. #define APIC_DM_LOWPRI 1
  38. #define APIC_DM_SMI 2
  39. #define APIC_DM_NMI 4
  40. #define APIC_DM_INIT 5
  41. #define APIC_DM_SIPI 6
  42. #define APIC_DM_EXTINT 7
  43. /* APIC destination mode */
  44. #define APIC_DESTMODE_FLAT 0xf
  45. #define APIC_DESTMODE_CLUSTER 1
  46. #define APIC_TRIGGER_EDGE 0
  47. #define APIC_TRIGGER_LEVEL 1
  48. #define APIC_LVT_TIMER_PERIODIC (1<<17)
  49. #define APIC_LVT_MASKED (1<<16)
  50. #define APIC_LVT_LEVEL_TRIGGER (1<<15)
  51. #define APIC_LVT_REMOTE_IRR (1<<14)
  52. #define APIC_INPUT_POLARITY (1<<13)
  53. #define APIC_SEND_PENDING (1<<12)
  54. #define ESR_ILLEGAL_ADDRESS (1 << 7)
  55. #define APIC_SV_DIRECTED_IO (1<<12)
  56. #define APIC_SV_ENABLE (1<<8)
  57. #define MAX_APICS 255
  58. #define MAX_APIC_WORDS 8
  59. /* Intel APIC constants: from include/asm/msidef.h */
  60. #define MSI_DATA_VECTOR_SHIFT 0
  61. #define MSI_DATA_VECTOR_MASK 0x000000ff
  62. #define MSI_DATA_DELIVERY_MODE_SHIFT 8
  63. #define MSI_DATA_TRIGGER_SHIFT 15
  64. #define MSI_DATA_LEVEL_SHIFT 14
  65. #define MSI_ADDR_DEST_MODE_SHIFT 2
  66. #define MSI_ADDR_DEST_ID_SHIFT 12
  67. #define MSI_ADDR_DEST_ID_MASK 0x00ffff0
  68. #define MSI_ADDR_SIZE 0x100000
  69. typedef struct APICState APICState;
  70. struct APICState {
  71. SysBusDevice busdev;
  72. MemoryRegion io_memory;
  73. void *cpu_env;
  74. uint32_t apicbase;
  75. uint8_t id;
  76. uint8_t arb_id;
  77. uint8_t tpr;
  78. uint32_t spurious_vec;
  79. uint8_t log_dest;
  80. uint8_t dest_mode;
  81. uint32_t isr[8]; /* in service register */
  82. uint32_t tmr[8]; /* trigger mode register */
  83. uint32_t irr[8]; /* interrupt request register */
  84. uint32_t lvt[APIC_LVT_NB];
  85. uint32_t esr; /* error register */
  86. uint32_t icr[2];
  87. uint32_t divide_conf;
  88. int count_shift;
  89. uint32_t initial_count;
  90. int64_t initial_count_load_time, next_time;
  91. uint32_t idx;
  92. QEMUTimer *timer;
  93. int sipi_vector;
  94. int wait_for_sipi;
  95. };
  96. static APICState *local_apics[MAX_APICS + 1];
  97. static int apic_irq_delivered;
  98. static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);
  99. static void apic_update_irq(APICState *s);
  100. static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
  101. uint8_t dest, uint8_t dest_mode);
  102. /* Find first bit starting from msb */
  103. static int fls_bit(uint32_t value)
  104. {
  105. return 31 - clz32(value);
  106. }
  107. /* Find first bit starting from lsb */
  108. static int ffs_bit(uint32_t value)
  109. {
  110. return ctz32(value);
  111. }
  112. static inline void set_bit(uint32_t *tab, int index)
  113. {
  114. int i, mask;
  115. i = index >> 5;
  116. mask = 1 << (index & 0x1f);
  117. tab[i] |= mask;
  118. }
  119. static inline void reset_bit(uint32_t *tab, int index)
  120. {
  121. int i, mask;
  122. i = index >> 5;
  123. mask = 1 << (index & 0x1f);
  124. tab[i] &= ~mask;
  125. }
  126. static inline int get_bit(uint32_t *tab, int index)
  127. {
  128. int i, mask;
  129. i = index >> 5;
  130. mask = 1 << (index & 0x1f);
  131. return !!(tab[i] & mask);
  132. }
  133. static void apic_local_deliver(APICState *s, int vector)
  134. {
  135. uint32_t lvt = s->lvt[vector];
  136. int trigger_mode;
  137. trace_apic_local_deliver(vector, (lvt >> 8) & 7);
  138. if (lvt & APIC_LVT_MASKED)
  139. return;
  140. switch ((lvt >> 8) & 7) {
  141. case APIC_DM_SMI:
  142. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI);
  143. break;
  144. case APIC_DM_NMI:
  145. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI);
  146. break;
  147. case APIC_DM_EXTINT:
  148. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  149. break;
  150. case APIC_DM_FIXED:
  151. trigger_mode = APIC_TRIGGER_EDGE;
  152. if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
  153. (lvt & APIC_LVT_LEVEL_TRIGGER))
  154. trigger_mode = APIC_TRIGGER_LEVEL;
  155. apic_set_irq(s, lvt & 0xff, trigger_mode);
  156. }
  157. }
  158. void apic_deliver_pic_intr(DeviceState *d, int level)
  159. {
  160. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  161. if (level) {
  162. apic_local_deliver(s, APIC_LVT_LINT0);
  163. } else {
  164. uint32_t lvt = s->lvt[APIC_LVT_LINT0];
  165. switch ((lvt >> 8) & 7) {
  166. case APIC_DM_FIXED:
  167. if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
  168. break;
  169. reset_bit(s->irr, lvt & 0xff);
  170. /* fall through */
  171. case APIC_DM_EXTINT:
  172. cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  173. break;
  174. }
  175. }
  176. }
  177. #define foreach_apic(apic, deliver_bitmask, code) \
  178. {\
  179. int __i, __j, __mask;\
  180. for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
  181. __mask = deliver_bitmask[__i];\
  182. if (__mask) {\
  183. for(__j = 0; __j < 32; __j++) {\
  184. if (__mask & (1 << __j)) {\
  185. apic = local_apics[__i * 32 + __j];\
  186. if (apic) {\
  187. code;\
  188. }\
  189. }\
  190. }\
  191. }\
  192. }\
  193. }
  194. static void apic_bus_deliver(const uint32_t *deliver_bitmask,
  195. uint8_t delivery_mode, uint8_t vector_num,
  196. uint8_t trigger_mode)
  197. {
  198. APICState *apic_iter;
  199. switch (delivery_mode) {
  200. case APIC_DM_LOWPRI:
  201. /* XXX: search for focus processor, arbitration */
  202. {
  203. int i, d;
  204. d = -1;
  205. for(i = 0; i < MAX_APIC_WORDS; i++) {
  206. if (deliver_bitmask[i]) {
  207. d = i * 32 + ffs_bit(deliver_bitmask[i]);
  208. break;
  209. }
  210. }
  211. if (d >= 0) {
  212. apic_iter = local_apics[d];
  213. if (apic_iter) {
  214. apic_set_irq(apic_iter, vector_num, trigger_mode);
  215. }
  216. }
  217. }
  218. return;
  219. case APIC_DM_FIXED:
  220. break;
  221. case APIC_DM_SMI:
  222. foreach_apic(apic_iter, deliver_bitmask,
  223. cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) );
  224. return;
  225. case APIC_DM_NMI:
  226. foreach_apic(apic_iter, deliver_bitmask,
  227. cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) );
  228. return;
  229. case APIC_DM_INIT:
  230. /* normal INIT IPI sent to processors */
  231. foreach_apic(apic_iter, deliver_bitmask,
  232. cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) );
  233. return;
  234. case APIC_DM_EXTINT:
  235. /* handled in I/O APIC code */
  236. break;
  237. default:
  238. return;
  239. }
  240. foreach_apic(apic_iter, deliver_bitmask,
  241. apic_set_irq(apic_iter, vector_num, trigger_mode) );
  242. }
  243. void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
  244. uint8_t vector_num, uint8_t trigger_mode)
  245. {
  246. uint32_t deliver_bitmask[MAX_APIC_WORDS];
  247. trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
  248. trigger_mode);
  249. apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
  250. apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
  251. }
  252. void cpu_set_apic_base(DeviceState *d, uint64_t val)
  253. {
  254. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  255. trace_cpu_set_apic_base(val);
  256. if (!s)
  257. return;
  258. s->apicbase = (val & 0xfffff000) |
  259. (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
  260. /* if disabled, cannot be enabled again */
  261. if (!(val & MSR_IA32_APICBASE_ENABLE)) {
  262. s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
  263. cpu_clear_apic_feature(s->cpu_env);
  264. s->spurious_vec &= ~APIC_SV_ENABLE;
  265. }
  266. }
  267. uint64_t cpu_get_apic_base(DeviceState *d)
  268. {
  269. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  270. trace_cpu_get_apic_base(s ? (uint64_t)s->apicbase: 0);
  271. return s ? s->apicbase : 0;
  272. }
  273. void cpu_set_apic_tpr(DeviceState *d, uint8_t val)
  274. {
  275. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  276. if (!s)
  277. return;
  278. s->tpr = (val & 0x0f) << 4;
  279. apic_update_irq(s);
  280. }
  281. uint8_t cpu_get_apic_tpr(DeviceState *d)
  282. {
  283. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  284. return s ? s->tpr >> 4 : 0;
  285. }
  286. /* return -1 if no bit is set */
  287. static int get_highest_priority_int(uint32_t *tab)
  288. {
  289. int i;
  290. for(i = 7; i >= 0; i--) {
  291. if (tab[i] != 0) {
  292. return i * 32 + fls_bit(tab[i]);
  293. }
  294. }
  295. return -1;
  296. }
  297. static int apic_get_ppr(APICState *s)
  298. {
  299. int tpr, isrv, ppr;
  300. tpr = (s->tpr >> 4);
  301. isrv = get_highest_priority_int(s->isr);
  302. if (isrv < 0)
  303. isrv = 0;
  304. isrv >>= 4;
  305. if (tpr >= isrv)
  306. ppr = s->tpr;
  307. else
  308. ppr = isrv << 4;
  309. return ppr;
  310. }
  311. static int apic_get_arb_pri(APICState *s)
  312. {
  313. /* XXX: arbitration */
  314. return 0;
  315. }
  316. /*
  317. * <0 - low prio interrupt,
  318. * 0 - no interrupt,
  319. * >0 - interrupt number
  320. */
  321. static int apic_irq_pending(APICState *s)
  322. {
  323. int irrv, ppr;
  324. irrv = get_highest_priority_int(s->irr);
  325. if (irrv < 0) {
  326. return 0;
  327. }
  328. ppr = apic_get_ppr(s);
  329. if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
  330. return -1;
  331. }
  332. return irrv;
  333. }
  334. /* signal the CPU if an irq is pending */
  335. static void apic_update_irq(APICState *s)
  336. {
  337. if (!(s->spurious_vec & APIC_SV_ENABLE)) {
  338. return;
  339. }
  340. if (apic_irq_pending(s) > 0) {
  341. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  342. } else if (apic_accept_pic_intr(&s->busdev.qdev) &&
  343. pic_get_output(isa_pic)) {
  344. apic_deliver_pic_intr(&s->busdev.qdev, 1);
  345. }
  346. }
  347. void apic_reset_irq_delivered(void)
  348. {
  349. trace_apic_reset_irq_delivered(apic_irq_delivered);
  350. apic_irq_delivered = 0;
  351. }
  352. int apic_get_irq_delivered(void)
  353. {
  354. trace_apic_get_irq_delivered(apic_irq_delivered);
  355. return apic_irq_delivered;
  356. }
  357. static void apic_set_irq(APICState *s, int vector_num, int trigger_mode)
  358. {
  359. apic_irq_delivered += !get_bit(s->irr, vector_num);
  360. trace_apic_set_irq(apic_irq_delivered);
  361. set_bit(s->irr, vector_num);
  362. if (trigger_mode)
  363. set_bit(s->tmr, vector_num);
  364. else
  365. reset_bit(s->tmr, vector_num);
  366. apic_update_irq(s);
  367. }
  368. static void apic_eoi(APICState *s)
  369. {
  370. int isrv;
  371. isrv = get_highest_priority_int(s->isr);
  372. if (isrv < 0)
  373. return;
  374. reset_bit(s->isr, isrv);
  375. if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && get_bit(s->tmr, isrv)) {
  376. ioapic_eoi_broadcast(isrv);
  377. }
  378. apic_update_irq(s);
  379. }
  380. static int apic_find_dest(uint8_t dest)
  381. {
  382. APICState *apic = local_apics[dest];
  383. int i;
  384. if (apic && apic->id == dest)
  385. return dest; /* shortcut in case apic->id == apic->idx */
  386. for (i = 0; i < MAX_APICS; i++) {
  387. apic = local_apics[i];
  388. if (apic && apic->id == dest)
  389. return i;
  390. if (!apic)
  391. break;
  392. }
  393. return -1;
  394. }
  395. static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
  396. uint8_t dest, uint8_t dest_mode)
  397. {
  398. APICState *apic_iter;
  399. int i;
  400. if (dest_mode == 0) {
  401. if (dest == 0xff) {
  402. memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
  403. } else {
  404. int idx = apic_find_dest(dest);
  405. memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
  406. if (idx >= 0)
  407. set_bit(deliver_bitmask, idx);
  408. }
  409. } else {
  410. /* XXX: cluster mode */
  411. memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
  412. for(i = 0; i < MAX_APICS; i++) {
  413. apic_iter = local_apics[i];
  414. if (apic_iter) {
  415. if (apic_iter->dest_mode == 0xf) {
  416. if (dest & apic_iter->log_dest)
  417. set_bit(deliver_bitmask, i);
  418. } else if (apic_iter->dest_mode == 0x0) {
  419. if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
  420. (dest & apic_iter->log_dest & 0x0f)) {
  421. set_bit(deliver_bitmask, i);
  422. }
  423. }
  424. } else {
  425. break;
  426. }
  427. }
  428. }
  429. }
  430. void apic_init_reset(DeviceState *d)
  431. {
  432. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  433. int i;
  434. if (!s)
  435. return;
  436. s->tpr = 0;
  437. s->spurious_vec = 0xff;
  438. s->log_dest = 0;
  439. s->dest_mode = 0xf;
  440. memset(s->isr, 0, sizeof(s->isr));
  441. memset(s->tmr, 0, sizeof(s->tmr));
  442. memset(s->irr, 0, sizeof(s->irr));
  443. for(i = 0; i < APIC_LVT_NB; i++)
  444. s->lvt[i] = 1 << 16; /* mask LVT */
  445. s->esr = 0;
  446. memset(s->icr, 0, sizeof(s->icr));
  447. s->divide_conf = 0;
  448. s->count_shift = 0;
  449. s->initial_count = 0;
  450. s->initial_count_load_time = 0;
  451. s->next_time = 0;
  452. s->wait_for_sipi = 1;
  453. }
  454. static void apic_startup(APICState *s, int vector_num)
  455. {
  456. s->sipi_vector = vector_num;
  457. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
  458. }
  459. void apic_sipi(DeviceState *d)
  460. {
  461. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  462. cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
  463. if (!s->wait_for_sipi)
  464. return;
  465. cpu_x86_load_seg_cache_sipi(s->cpu_env, s->sipi_vector);
  466. s->wait_for_sipi = 0;
  467. }
  468. static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode,
  469. uint8_t delivery_mode, uint8_t vector_num,
  470. uint8_t trigger_mode)
  471. {
  472. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  473. uint32_t deliver_bitmask[MAX_APIC_WORDS];
  474. int dest_shorthand = (s->icr[0] >> 18) & 3;
  475. APICState *apic_iter;
  476. switch (dest_shorthand) {
  477. case 0:
  478. apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
  479. break;
  480. case 1:
  481. memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
  482. set_bit(deliver_bitmask, s->idx);
  483. break;
  484. case 2:
  485. memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
  486. break;
  487. case 3:
  488. memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
  489. reset_bit(deliver_bitmask, s->idx);
  490. break;
  491. }
  492. switch (delivery_mode) {
  493. case APIC_DM_INIT:
  494. {
  495. int trig_mode = (s->icr[0] >> 15) & 1;
  496. int level = (s->icr[0] >> 14) & 1;
  497. if (level == 0 && trig_mode == 1) {
  498. foreach_apic(apic_iter, deliver_bitmask,
  499. apic_iter->arb_id = apic_iter->id );
  500. return;
  501. }
  502. }
  503. break;
  504. case APIC_DM_SIPI:
  505. foreach_apic(apic_iter, deliver_bitmask,
  506. apic_startup(apic_iter, vector_num) );
  507. return;
  508. }
  509. apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
  510. }
  511. int apic_get_interrupt(DeviceState *d)
  512. {
  513. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  514. int intno;
  515. /* if the APIC is installed or enabled, we let the 8259 handle the
  516. IRQs */
  517. if (!s)
  518. return -1;
  519. if (!(s->spurious_vec & APIC_SV_ENABLE))
  520. return -1;
  521. intno = apic_irq_pending(s);
  522. if (intno == 0) {
  523. return -1;
  524. } else if (intno < 0) {
  525. return s->spurious_vec & 0xff;
  526. }
  527. reset_bit(s->irr, intno);
  528. set_bit(s->isr, intno);
  529. apic_update_irq(s);
  530. return intno;
  531. }
  532. int apic_accept_pic_intr(DeviceState *d)
  533. {
  534. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  535. uint32_t lvt0;
  536. if (!s)
  537. return -1;
  538. lvt0 = s->lvt[APIC_LVT_LINT0];
  539. if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
  540. (lvt0 & APIC_LVT_MASKED) == 0)
  541. return 1;
  542. return 0;
  543. }
  544. static uint32_t apic_get_current_count(APICState *s)
  545. {
  546. int64_t d;
  547. uint32_t val;
  548. d = (qemu_get_clock_ns(vm_clock) - s->initial_count_load_time) >>
  549. s->count_shift;
  550. if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
  551. /* periodic */
  552. val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
  553. } else {
  554. if (d >= s->initial_count)
  555. val = 0;
  556. else
  557. val = s->initial_count - d;
  558. }
  559. return val;
  560. }
  561. static void apic_timer_update(APICState *s, int64_t current_time)
  562. {
  563. int64_t next_time, d;
  564. if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
  565. d = (current_time - s->initial_count_load_time) >>
  566. s->count_shift;
  567. if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
  568. if (!s->initial_count)
  569. goto no_timer;
  570. d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);
  571. } else {
  572. if (d >= s->initial_count)
  573. goto no_timer;
  574. d = (uint64_t)s->initial_count + 1;
  575. }
  576. next_time = s->initial_count_load_time + (d << s->count_shift);
  577. qemu_mod_timer(s->timer, next_time);
  578. s->next_time = next_time;
  579. } else {
  580. no_timer:
  581. qemu_del_timer(s->timer);
  582. }
  583. }
  584. static void apic_timer(void *opaque)
  585. {
  586. APICState *s = opaque;
  587. apic_local_deliver(s, APIC_LVT_TIMER);
  588. apic_timer_update(s, s->next_time);
  589. }
  590. static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr)
  591. {
  592. return 0;
  593. }
  594. static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr)
  595. {
  596. return 0;
  597. }
  598. static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  599. {
  600. }
  601. static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
  602. {
  603. }
  604. static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr)
  605. {
  606. DeviceState *d;
  607. APICState *s;
  608. uint32_t val;
  609. int index;
  610. d = cpu_get_current_apic();
  611. if (!d) {
  612. return 0;
  613. }
  614. s = DO_UPCAST(APICState, busdev.qdev, d);
  615. index = (addr >> 4) & 0xff;
  616. switch(index) {
  617. case 0x02: /* id */
  618. val = s->id << 24;
  619. break;
  620. case 0x03: /* version */
  621. val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
  622. break;
  623. case 0x08:
  624. val = s->tpr;
  625. break;
  626. case 0x09:
  627. val = apic_get_arb_pri(s);
  628. break;
  629. case 0x0a:
  630. /* ppr */
  631. val = apic_get_ppr(s);
  632. break;
  633. case 0x0b:
  634. val = 0;
  635. break;
  636. case 0x0d:
  637. val = s->log_dest << 24;
  638. break;
  639. case 0x0e:
  640. val = s->dest_mode << 28;
  641. break;
  642. case 0x0f:
  643. val = s->spurious_vec;
  644. break;
  645. case 0x10 ... 0x17:
  646. val = s->isr[index & 7];
  647. break;
  648. case 0x18 ... 0x1f:
  649. val = s->tmr[index & 7];
  650. break;
  651. case 0x20 ... 0x27:
  652. val = s->irr[index & 7];
  653. break;
  654. case 0x28:
  655. val = s->esr;
  656. break;
  657. case 0x30:
  658. case 0x31:
  659. val = s->icr[index & 1];
  660. break;
  661. case 0x32 ... 0x37:
  662. val = s->lvt[index - 0x32];
  663. break;
  664. case 0x38:
  665. val = s->initial_count;
  666. break;
  667. case 0x39:
  668. val = apic_get_current_count(s);
  669. break;
  670. case 0x3e:
  671. val = s->divide_conf;
  672. break;
  673. default:
  674. s->esr |= ESR_ILLEGAL_ADDRESS;
  675. val = 0;
  676. break;
  677. }
  678. trace_apic_mem_readl(addr, val);
  679. return val;
  680. }
  681. static void apic_send_msi(target_phys_addr_t addr, uint32_t data)
  682. {
  683. uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
  684. uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
  685. uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
  686. uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
  687. uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
  688. /* XXX: Ignore redirection hint. */
  689. apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
  690. }
  691. static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  692. {
  693. DeviceState *d;
  694. APICState *s;
  695. int index = (addr >> 4) & 0xff;
  696. if (addr > 0xfff || !index) {
  697. /* MSI and MMIO APIC are at the same memory location,
  698. * but actually not on the global bus: MSI is on PCI bus
  699. * APIC is connected directly to the CPU.
  700. * Mapping them on the global bus happens to work because
  701. * MSI registers are reserved in APIC MMIO and vice versa. */
  702. apic_send_msi(addr, val);
  703. return;
  704. }
  705. d = cpu_get_current_apic();
  706. if (!d) {
  707. return;
  708. }
  709. s = DO_UPCAST(APICState, busdev.qdev, d);
  710. trace_apic_mem_writel(addr, val);
  711. switch(index) {
  712. case 0x02:
  713. s->id = (val >> 24);
  714. break;
  715. case 0x03:
  716. break;
  717. case 0x08:
  718. s->tpr = val;
  719. apic_update_irq(s);
  720. break;
  721. case 0x09:
  722. case 0x0a:
  723. break;
  724. case 0x0b: /* EOI */
  725. apic_eoi(s);
  726. break;
  727. case 0x0d:
  728. s->log_dest = val >> 24;
  729. break;
  730. case 0x0e:
  731. s->dest_mode = val >> 28;
  732. break;
  733. case 0x0f:
  734. s->spurious_vec = val & 0x1ff;
  735. apic_update_irq(s);
  736. break;
  737. case 0x10 ... 0x17:
  738. case 0x18 ... 0x1f:
  739. case 0x20 ... 0x27:
  740. case 0x28:
  741. break;
  742. case 0x30:
  743. s->icr[0] = val;
  744. apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
  745. (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
  746. (s->icr[0] >> 15) & 1);
  747. break;
  748. case 0x31:
  749. s->icr[1] = val;
  750. break;
  751. case 0x32 ... 0x37:
  752. {
  753. int n = index - 0x32;
  754. s->lvt[n] = val;
  755. if (n == APIC_LVT_TIMER)
  756. apic_timer_update(s, qemu_get_clock_ns(vm_clock));
  757. }
  758. break;
  759. case 0x38:
  760. s->initial_count = val;
  761. s->initial_count_load_time = qemu_get_clock_ns(vm_clock);
  762. apic_timer_update(s, s->initial_count_load_time);
  763. break;
  764. case 0x39:
  765. break;
  766. case 0x3e:
  767. {
  768. int v;
  769. s->divide_conf = val & 0xb;
  770. v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
  771. s->count_shift = (v + 1) & 7;
  772. }
  773. break;
  774. default:
  775. s->esr |= ESR_ILLEGAL_ADDRESS;
  776. break;
  777. }
  778. }
  779. /* This function is only used for old state version 1 and 2 */
  780. static int apic_load_old(QEMUFile *f, void *opaque, int version_id)
  781. {
  782. APICState *s = opaque;
  783. int i;
  784. if (version_id > 2)
  785. return -EINVAL;
  786. /* XXX: what if the base changes? (registered memory regions) */
  787. qemu_get_be32s(f, &s->apicbase);
  788. qemu_get_8s(f, &s->id);
  789. qemu_get_8s(f, &s->arb_id);
  790. qemu_get_8s(f, &s->tpr);
  791. qemu_get_be32s(f, &s->spurious_vec);
  792. qemu_get_8s(f, &s->log_dest);
  793. qemu_get_8s(f, &s->dest_mode);
  794. for (i = 0; i < 8; i++) {
  795. qemu_get_be32s(f, &s->isr[i]);
  796. qemu_get_be32s(f, &s->tmr[i]);
  797. qemu_get_be32s(f, &s->irr[i]);
  798. }
  799. for (i = 0; i < APIC_LVT_NB; i++) {
  800. qemu_get_be32s(f, &s->lvt[i]);
  801. }
  802. qemu_get_be32s(f, &s->esr);
  803. qemu_get_be32s(f, &s->icr[0]);
  804. qemu_get_be32s(f, &s->icr[1]);
  805. qemu_get_be32s(f, &s->divide_conf);
  806. s->count_shift=qemu_get_be32(f);
  807. qemu_get_be32s(f, &s->initial_count);
  808. s->initial_count_load_time=qemu_get_be64(f);
  809. s->next_time=qemu_get_be64(f);
  810. if (version_id >= 2)
  811. qemu_get_timer(f, s->timer);
  812. return 0;
  813. }
  814. static const VMStateDescription vmstate_apic = {
  815. .name = "apic",
  816. .version_id = 3,
  817. .minimum_version_id = 3,
  818. .minimum_version_id_old = 1,
  819. .load_state_old = apic_load_old,
  820. .fields = (VMStateField []) {
  821. VMSTATE_UINT32(apicbase, APICState),
  822. VMSTATE_UINT8(id, APICState),
  823. VMSTATE_UINT8(arb_id, APICState),
  824. VMSTATE_UINT8(tpr, APICState),
  825. VMSTATE_UINT32(spurious_vec, APICState),
  826. VMSTATE_UINT8(log_dest, APICState),
  827. VMSTATE_UINT8(dest_mode, APICState),
  828. VMSTATE_UINT32_ARRAY(isr, APICState, 8),
  829. VMSTATE_UINT32_ARRAY(tmr, APICState, 8),
  830. VMSTATE_UINT32_ARRAY(irr, APICState, 8),
  831. VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB),
  832. VMSTATE_UINT32(esr, APICState),
  833. VMSTATE_UINT32_ARRAY(icr, APICState, 2),
  834. VMSTATE_UINT32(divide_conf, APICState),
  835. VMSTATE_INT32(count_shift, APICState),
  836. VMSTATE_UINT32(initial_count, APICState),
  837. VMSTATE_INT64(initial_count_load_time, APICState),
  838. VMSTATE_INT64(next_time, APICState),
  839. VMSTATE_TIMER(timer, APICState),
  840. VMSTATE_END_OF_LIST()
  841. }
  842. };
  843. static void apic_reset(DeviceState *d)
  844. {
  845. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  846. int bsp;
  847. bsp = cpu_is_bsp(s->cpu_env);
  848. s->apicbase = 0xfee00000 |
  849. (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE;
  850. apic_init_reset(d);
  851. if (bsp) {
  852. /*
  853. * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization
  854. * time typically by BIOS, so PIC interrupt can be delivered to the
  855. * processor when local APIC is enabled.
  856. */
  857. s->lvt[APIC_LVT_LINT0] = 0x700;
  858. }
  859. }
  860. static const MemoryRegionOps apic_io_ops = {
  861. .old_mmio = {
  862. .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
  863. .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
  864. },
  865. .endianness = DEVICE_NATIVE_ENDIAN,
  866. };
  867. static int apic_init1(SysBusDevice *dev)
  868. {
  869. APICState *s = FROM_SYSBUS(APICState, dev);
  870. static int last_apic_idx;
  871. if (last_apic_idx >= MAX_APICS) {
  872. return -1;
  873. }
  874. memory_region_init_io(&s->io_memory, &apic_io_ops, s, "apic",
  875. MSI_ADDR_SIZE);
  876. sysbus_init_mmio_region(dev, &s->io_memory);
  877. s->timer = qemu_new_timer_ns(vm_clock, apic_timer, s);
  878. s->idx = last_apic_idx++;
  879. local_apics[s->idx] = s;
  880. return 0;
  881. }
  882. static SysBusDeviceInfo apic_info = {
  883. .init = apic_init1,
  884. .qdev.name = "apic",
  885. .qdev.size = sizeof(APICState),
  886. .qdev.vmsd = &vmstate_apic,
  887. .qdev.reset = apic_reset,
  888. .qdev.no_user = 1,
  889. .qdev.props = (Property[]) {
  890. DEFINE_PROP_UINT8("id", APICState, id, -1),
  891. DEFINE_PROP_PTR("cpu_env", APICState, cpu_env),
  892. DEFINE_PROP_END_OF_LIST(),
  893. }
  894. };
  895. static void apic_register_devices(void)
  896. {
  897. sysbus_register_withprop(&apic_info);
  898. }
  899. device_init(apic_register_devices)