usb-musb.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529
  1. /*
  2. * "Inventra" High-speed Dual-Role Controller (MUSB-HDRC), Mentor Graphics,
  3. * USB2.0 OTG compliant core used in various chips.
  4. *
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 or
  11. * (at your option) version 3 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along
  19. * with this program; if not, see <http://www.gnu.org/licenses/>.
  20. *
  21. * Only host-mode and non-DMA accesses are currently supported.
  22. */
  23. #include "qemu-common.h"
  24. #include "qemu-timer.h"
  25. #include "usb.h"
  26. #include "irq.h"
  27. #include "hw.h"
  28. /* Common USB registers */
  29. #define MUSB_HDRC_FADDR 0x00 /* 8-bit */
  30. #define MUSB_HDRC_POWER 0x01 /* 8-bit */
  31. #define MUSB_HDRC_INTRTX 0x02 /* 16-bit */
  32. #define MUSB_HDRC_INTRRX 0x04
  33. #define MUSB_HDRC_INTRTXE 0x06
  34. #define MUSB_HDRC_INTRRXE 0x08
  35. #define MUSB_HDRC_INTRUSB 0x0a /* 8 bit */
  36. #define MUSB_HDRC_INTRUSBE 0x0b /* 8 bit */
  37. #define MUSB_HDRC_FRAME 0x0c /* 16-bit */
  38. #define MUSB_HDRC_INDEX 0x0e /* 8 bit */
  39. #define MUSB_HDRC_TESTMODE 0x0f /* 8 bit */
  40. /* Per-EP registers in indexed mode */
  41. #define MUSB_HDRC_EP_IDX 0x10 /* 8-bit */
  42. /* EP FIFOs */
  43. #define MUSB_HDRC_FIFO 0x20
  44. /* Additional Control Registers */
  45. #define MUSB_HDRC_DEVCTL 0x60 /* 8 bit */
  46. /* These are indexed */
  47. #define MUSB_HDRC_TXFIFOSZ 0x62 /* 8 bit (see masks) */
  48. #define MUSB_HDRC_RXFIFOSZ 0x63 /* 8 bit (see masks) */
  49. #define MUSB_HDRC_TXFIFOADDR 0x64 /* 16 bit offset shifted right 3 */
  50. #define MUSB_HDRC_RXFIFOADDR 0x66 /* 16 bit offset shifted right 3 */
  51. /* Some more registers */
  52. #define MUSB_HDRC_VCTRL 0x68 /* 8 bit */
  53. #define MUSB_HDRC_HWVERS 0x6c /* 8 bit */
  54. /* Added in HDRC 1.9(?) & MHDRC 1.4 */
  55. /* ULPI pass-through */
  56. #define MUSB_HDRC_ULPI_VBUSCTL 0x70
  57. #define MUSB_HDRC_ULPI_REGDATA 0x74
  58. #define MUSB_HDRC_ULPI_REGADDR 0x75
  59. #define MUSB_HDRC_ULPI_REGCTL 0x76
  60. /* Extended config & PHY control */
  61. #define MUSB_HDRC_ENDCOUNT 0x78 /* 8 bit */
  62. #define MUSB_HDRC_DMARAMCFG 0x79 /* 8 bit */
  63. #define MUSB_HDRC_PHYWAIT 0x7a /* 8 bit */
  64. #define MUSB_HDRC_PHYVPLEN 0x7b /* 8 bit */
  65. #define MUSB_HDRC_HS_EOF1 0x7c /* 8 bit, units of 546.1 us */
  66. #define MUSB_HDRC_FS_EOF1 0x7d /* 8 bit, units of 533.3 ns */
  67. #define MUSB_HDRC_LS_EOF1 0x7e /* 8 bit, units of 1.067 us */
  68. /* Per-EP BUSCTL registers */
  69. #define MUSB_HDRC_BUSCTL 0x80
  70. /* Per-EP registers in flat mode */
  71. #define MUSB_HDRC_EP 0x100
  72. /* offsets to registers in flat model */
  73. #define MUSB_HDRC_TXMAXP 0x00 /* 16 bit apparently */
  74. #define MUSB_HDRC_TXCSR 0x02 /* 16 bit apparently */
  75. #define MUSB_HDRC_CSR0 MUSB_HDRC_TXCSR /* re-used for EP0 */
  76. #define MUSB_HDRC_RXMAXP 0x04 /* 16 bit apparently */
  77. #define MUSB_HDRC_RXCSR 0x06 /* 16 bit apparently */
  78. #define MUSB_HDRC_RXCOUNT 0x08 /* 16 bit apparently */
  79. #define MUSB_HDRC_COUNT0 MUSB_HDRC_RXCOUNT /* re-used for EP0 */
  80. #define MUSB_HDRC_TXTYPE 0x0a /* 8 bit apparently */
  81. #define MUSB_HDRC_TYPE0 MUSB_HDRC_TXTYPE /* re-used for EP0 */
  82. #define MUSB_HDRC_TXINTERVAL 0x0b /* 8 bit apparently */
  83. #define MUSB_HDRC_NAKLIMIT0 MUSB_HDRC_TXINTERVAL /* re-used for EP0 */
  84. #define MUSB_HDRC_RXTYPE 0x0c /* 8 bit apparently */
  85. #define MUSB_HDRC_RXINTERVAL 0x0d /* 8 bit apparently */
  86. #define MUSB_HDRC_FIFOSIZE 0x0f /* 8 bit apparently */
  87. #define MUSB_HDRC_CONFIGDATA MGC_O_HDRC_FIFOSIZE /* re-used for EP0 */
  88. /* "Bus control" registers */
  89. #define MUSB_HDRC_TXFUNCADDR 0x00
  90. #define MUSB_HDRC_TXHUBADDR 0x02
  91. #define MUSB_HDRC_TXHUBPORT 0x03
  92. #define MUSB_HDRC_RXFUNCADDR 0x04
  93. #define MUSB_HDRC_RXHUBADDR 0x06
  94. #define MUSB_HDRC_RXHUBPORT 0x07
  95. /*
  96. * MUSBHDRC Register bit masks
  97. */
  98. /* POWER */
  99. #define MGC_M_POWER_ISOUPDATE 0x80
  100. #define MGC_M_POWER_SOFTCONN 0x40
  101. #define MGC_M_POWER_HSENAB 0x20
  102. #define MGC_M_POWER_HSMODE 0x10
  103. #define MGC_M_POWER_RESET 0x08
  104. #define MGC_M_POWER_RESUME 0x04
  105. #define MGC_M_POWER_SUSPENDM 0x02
  106. #define MGC_M_POWER_ENSUSPEND 0x01
  107. /* INTRUSB */
  108. #define MGC_M_INTR_SUSPEND 0x01
  109. #define MGC_M_INTR_RESUME 0x02
  110. #define MGC_M_INTR_RESET 0x04
  111. #define MGC_M_INTR_BABBLE 0x04
  112. #define MGC_M_INTR_SOF 0x08
  113. #define MGC_M_INTR_CONNECT 0x10
  114. #define MGC_M_INTR_DISCONNECT 0x20
  115. #define MGC_M_INTR_SESSREQ 0x40
  116. #define MGC_M_INTR_VBUSERROR 0x80 /* FOR SESSION END */
  117. #define MGC_M_INTR_EP0 0x01 /* FOR EP0 INTERRUPT */
  118. /* DEVCTL */
  119. #define MGC_M_DEVCTL_BDEVICE 0x80
  120. #define MGC_M_DEVCTL_FSDEV 0x40
  121. #define MGC_M_DEVCTL_LSDEV 0x20
  122. #define MGC_M_DEVCTL_VBUS 0x18
  123. #define MGC_S_DEVCTL_VBUS 3
  124. #define MGC_M_DEVCTL_HM 0x04
  125. #define MGC_M_DEVCTL_HR 0x02
  126. #define MGC_M_DEVCTL_SESSION 0x01
  127. /* TESTMODE */
  128. #define MGC_M_TEST_FORCE_HOST 0x80
  129. #define MGC_M_TEST_FIFO_ACCESS 0x40
  130. #define MGC_M_TEST_FORCE_FS 0x20
  131. #define MGC_M_TEST_FORCE_HS 0x10
  132. #define MGC_M_TEST_PACKET 0x08
  133. #define MGC_M_TEST_K 0x04
  134. #define MGC_M_TEST_J 0x02
  135. #define MGC_M_TEST_SE0_NAK 0x01
  136. /* CSR0 */
  137. #define MGC_M_CSR0_FLUSHFIFO 0x0100
  138. #define MGC_M_CSR0_TXPKTRDY 0x0002
  139. #define MGC_M_CSR0_RXPKTRDY 0x0001
  140. /* CSR0 in Peripheral mode */
  141. #define MGC_M_CSR0_P_SVDSETUPEND 0x0080
  142. #define MGC_M_CSR0_P_SVDRXPKTRDY 0x0040
  143. #define MGC_M_CSR0_P_SENDSTALL 0x0020
  144. #define MGC_M_CSR0_P_SETUPEND 0x0010
  145. #define MGC_M_CSR0_P_DATAEND 0x0008
  146. #define MGC_M_CSR0_P_SENTSTALL 0x0004
  147. /* CSR0 in Host mode */
  148. #define MGC_M_CSR0_H_NO_PING 0x0800
  149. #define MGC_M_CSR0_H_WR_DATATOGGLE 0x0400 /* set to allow setting: */
  150. #define MGC_M_CSR0_H_DATATOGGLE 0x0200 /* data toggle control */
  151. #define MGC_M_CSR0_H_NAKTIMEOUT 0x0080
  152. #define MGC_M_CSR0_H_STATUSPKT 0x0040
  153. #define MGC_M_CSR0_H_REQPKT 0x0020
  154. #define MGC_M_CSR0_H_ERROR 0x0010
  155. #define MGC_M_CSR0_H_SETUPPKT 0x0008
  156. #define MGC_M_CSR0_H_RXSTALL 0x0004
  157. /* CONFIGDATA */
  158. #define MGC_M_CONFIGDATA_MPRXE 0x80 /* auto bulk pkt combining */
  159. #define MGC_M_CONFIGDATA_MPTXE 0x40 /* auto bulk pkt splitting */
  160. #define MGC_M_CONFIGDATA_BIGENDIAN 0x20
  161. #define MGC_M_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  162. #define MGC_M_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  163. #define MGC_M_CONFIGDATA_DYNFIFO 0x04 /* dynamic FIFO sizing */
  164. #define MGC_M_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  165. #define MGC_M_CONFIGDATA_UTMIDW 0x01 /* Width, 0 => 8b, 1 => 16b */
  166. /* TXCSR in Peripheral and Host mode */
  167. #define MGC_M_TXCSR_AUTOSET 0x8000
  168. #define MGC_M_TXCSR_ISO 0x4000
  169. #define MGC_M_TXCSR_MODE 0x2000
  170. #define MGC_M_TXCSR_DMAENAB 0x1000
  171. #define MGC_M_TXCSR_FRCDATATOG 0x0800
  172. #define MGC_M_TXCSR_DMAMODE 0x0400
  173. #define MGC_M_TXCSR_CLRDATATOG 0x0040
  174. #define MGC_M_TXCSR_FLUSHFIFO 0x0008
  175. #define MGC_M_TXCSR_FIFONOTEMPTY 0x0002
  176. #define MGC_M_TXCSR_TXPKTRDY 0x0001
  177. /* TXCSR in Peripheral mode */
  178. #define MGC_M_TXCSR_P_INCOMPTX 0x0080
  179. #define MGC_M_TXCSR_P_SENTSTALL 0x0020
  180. #define MGC_M_TXCSR_P_SENDSTALL 0x0010
  181. #define MGC_M_TXCSR_P_UNDERRUN 0x0004
  182. /* TXCSR in Host mode */
  183. #define MGC_M_TXCSR_H_WR_DATATOGGLE 0x0200
  184. #define MGC_M_TXCSR_H_DATATOGGLE 0x0100
  185. #define MGC_M_TXCSR_H_NAKTIMEOUT 0x0080
  186. #define MGC_M_TXCSR_H_RXSTALL 0x0020
  187. #define MGC_M_TXCSR_H_ERROR 0x0004
  188. /* RXCSR in Peripheral and Host mode */
  189. #define MGC_M_RXCSR_AUTOCLEAR 0x8000
  190. #define MGC_M_RXCSR_DMAENAB 0x2000
  191. #define MGC_M_RXCSR_DISNYET 0x1000
  192. #define MGC_M_RXCSR_DMAMODE 0x0800
  193. #define MGC_M_RXCSR_INCOMPRX 0x0100
  194. #define MGC_M_RXCSR_CLRDATATOG 0x0080
  195. #define MGC_M_RXCSR_FLUSHFIFO 0x0010
  196. #define MGC_M_RXCSR_DATAERROR 0x0008
  197. #define MGC_M_RXCSR_FIFOFULL 0x0002
  198. #define MGC_M_RXCSR_RXPKTRDY 0x0001
  199. /* RXCSR in Peripheral mode */
  200. #define MGC_M_RXCSR_P_ISO 0x4000
  201. #define MGC_M_RXCSR_P_SENTSTALL 0x0040
  202. #define MGC_M_RXCSR_P_SENDSTALL 0x0020
  203. #define MGC_M_RXCSR_P_OVERRUN 0x0004
  204. /* RXCSR in Host mode */
  205. #define MGC_M_RXCSR_H_AUTOREQ 0x4000
  206. #define MGC_M_RXCSR_H_WR_DATATOGGLE 0x0400
  207. #define MGC_M_RXCSR_H_DATATOGGLE 0x0200
  208. #define MGC_M_RXCSR_H_RXSTALL 0x0040
  209. #define MGC_M_RXCSR_H_REQPKT 0x0020
  210. #define MGC_M_RXCSR_H_ERROR 0x0004
  211. /* HUBADDR */
  212. #define MGC_M_HUBADDR_MULTI_TT 0x80
  213. /* ULPI: Added in HDRC 1.9(?) & MHDRC 1.4 */
  214. #define MGC_M_ULPI_VBCTL_USEEXTVBUSIND 0x02
  215. #define MGC_M_ULPI_VBCTL_USEEXTVBUS 0x01
  216. #define MGC_M_ULPI_REGCTL_INT_ENABLE 0x08
  217. #define MGC_M_ULPI_REGCTL_READNOTWRITE 0x04
  218. #define MGC_M_ULPI_REGCTL_COMPLETE 0x02
  219. #define MGC_M_ULPI_REGCTL_REG 0x01
  220. /* #define MUSB_DEBUG */
  221. #ifdef MUSB_DEBUG
  222. #define TRACE(fmt,...) fprintf(stderr, "%s@%d: " fmt "\n", __FUNCTION__, \
  223. __LINE__, ##__VA_ARGS__)
  224. #else
  225. #define TRACE(...)
  226. #endif
  227. static void musb_attach(USBPort *port);
  228. static void musb_detach(USBPort *port);
  229. static void musb_child_detach(USBPort *port, USBDevice *child);
  230. static void musb_schedule_cb(USBPort *port, USBPacket *p);
  231. static void musb_async_cancel_device(MUSBState *s, USBDevice *dev);
  232. static USBPortOps musb_port_ops = {
  233. .attach = musb_attach,
  234. .detach = musb_detach,
  235. .child_detach = musb_child_detach,
  236. .complete = musb_schedule_cb,
  237. };
  238. static USBBusOps musb_bus_ops = {
  239. };
  240. typedef struct MUSBPacket MUSBPacket;
  241. typedef struct MUSBEndPoint MUSBEndPoint;
  242. struct MUSBPacket {
  243. USBPacket p;
  244. MUSBEndPoint *ep;
  245. int dir;
  246. };
  247. struct MUSBEndPoint {
  248. uint16_t faddr[2];
  249. uint8_t haddr[2];
  250. uint8_t hport[2];
  251. uint16_t csr[2];
  252. uint16_t maxp[2];
  253. uint16_t rxcount;
  254. uint8_t type[2];
  255. uint8_t interval[2];
  256. uint8_t config;
  257. uint8_t fifosize;
  258. int timeout[2]; /* Always in microframes */
  259. uint8_t *buf[2];
  260. int fifolen[2];
  261. int fifostart[2];
  262. int fifoaddr[2];
  263. MUSBPacket packey[2];
  264. int status[2];
  265. int ext_size[2];
  266. /* For callbacks' use */
  267. int epnum;
  268. int interrupt[2];
  269. MUSBState *musb;
  270. USBCallback *delayed_cb[2];
  271. QEMUTimer *intv_timer[2];
  272. };
  273. struct MUSBState {
  274. qemu_irq *irqs;
  275. USBBus bus;
  276. USBPort port;
  277. int idx;
  278. uint8_t devctl;
  279. uint8_t power;
  280. uint8_t faddr;
  281. uint8_t intr;
  282. uint8_t mask;
  283. uint16_t tx_intr;
  284. uint16_t tx_mask;
  285. uint16_t rx_intr;
  286. uint16_t rx_mask;
  287. int setup_len;
  288. int session;
  289. uint8_t buf[0x8000];
  290. /* Duplicating the world since 2008!... probably we should have 32
  291. * logical, single endpoints instead. */
  292. MUSBEndPoint ep[16];
  293. };
  294. struct MUSBState *musb_init(qemu_irq *irqs)
  295. {
  296. MUSBState *s = qemu_mallocz(sizeof(*s));
  297. int i;
  298. s->irqs = irqs;
  299. s->faddr = 0x00;
  300. s->power = MGC_M_POWER_HSENAB;
  301. s->tx_intr = 0x0000;
  302. s->rx_intr = 0x0000;
  303. s->tx_mask = 0xffff;
  304. s->rx_mask = 0xffff;
  305. s->intr = 0x00;
  306. s->mask = 0x06;
  307. s->idx = 0;
  308. /* TODO: _DW */
  309. s->ep[0].config = MGC_M_CONFIGDATA_SOFTCONE | MGC_M_CONFIGDATA_DYNFIFO;
  310. for (i = 0; i < 16; i ++) {
  311. s->ep[i].fifosize = 64;
  312. s->ep[i].maxp[0] = 0x40;
  313. s->ep[i].maxp[1] = 0x40;
  314. s->ep[i].musb = s;
  315. s->ep[i].epnum = i;
  316. }
  317. usb_bus_new(&s->bus, &musb_bus_ops, NULL /* FIXME */);
  318. usb_register_port(&s->bus, &s->port, s, 0, &musb_port_ops,
  319. USB_SPEED_MASK_LOW | USB_SPEED_MASK_FULL);
  320. return s;
  321. }
  322. static void musb_vbus_set(MUSBState *s, int level)
  323. {
  324. if (level)
  325. s->devctl |= 3 << MGC_S_DEVCTL_VBUS;
  326. else
  327. s->devctl &= ~MGC_M_DEVCTL_VBUS;
  328. qemu_set_irq(s->irqs[musb_set_vbus], level);
  329. }
  330. static void musb_intr_set(MUSBState *s, int line, int level)
  331. {
  332. if (!level) {
  333. s->intr &= ~(1 << line);
  334. qemu_irq_lower(s->irqs[line]);
  335. } else if (s->mask & (1 << line)) {
  336. s->intr |= 1 << line;
  337. qemu_irq_raise(s->irqs[line]);
  338. }
  339. }
  340. static void musb_tx_intr_set(MUSBState *s, int line, int level)
  341. {
  342. if (!level) {
  343. s->tx_intr &= ~(1 << line);
  344. if (!s->tx_intr)
  345. qemu_irq_lower(s->irqs[musb_irq_tx]);
  346. } else if (s->tx_mask & (1 << line)) {
  347. s->tx_intr |= 1 << line;
  348. qemu_irq_raise(s->irqs[musb_irq_tx]);
  349. }
  350. }
  351. static void musb_rx_intr_set(MUSBState *s, int line, int level)
  352. {
  353. if (line) {
  354. if (!level) {
  355. s->rx_intr &= ~(1 << line);
  356. if (!s->rx_intr)
  357. qemu_irq_lower(s->irqs[musb_irq_rx]);
  358. } else if (s->rx_mask & (1 << line)) {
  359. s->rx_intr |= 1 << line;
  360. qemu_irq_raise(s->irqs[musb_irq_rx]);
  361. }
  362. } else
  363. musb_tx_intr_set(s, line, level);
  364. }
  365. uint32_t musb_core_intr_get(MUSBState *s)
  366. {
  367. return (s->rx_intr << 15) | s->tx_intr;
  368. }
  369. void musb_core_intr_clear(MUSBState *s, uint32_t mask)
  370. {
  371. if (s->rx_intr) {
  372. s->rx_intr &= mask >> 15;
  373. if (!s->rx_intr)
  374. qemu_irq_lower(s->irqs[musb_irq_rx]);
  375. }
  376. if (s->tx_intr) {
  377. s->tx_intr &= mask & 0xffff;
  378. if (!s->tx_intr)
  379. qemu_irq_lower(s->irqs[musb_irq_tx]);
  380. }
  381. }
  382. void musb_set_size(MUSBState *s, int epnum, int size, int is_tx)
  383. {
  384. s->ep[epnum].ext_size[!is_tx] = size;
  385. s->ep[epnum].fifostart[0] = 0;
  386. s->ep[epnum].fifostart[1] = 0;
  387. s->ep[epnum].fifolen[0] = 0;
  388. s->ep[epnum].fifolen[1] = 0;
  389. }
  390. static void musb_session_update(MUSBState *s, int prev_dev, int prev_sess)
  391. {
  392. int detect_prev = prev_dev && prev_sess;
  393. int detect = !!s->port.dev && s->session;
  394. if (detect && !detect_prev) {
  395. /* Let's skip the ID pin sense and VBUS sense formalities and
  396. * and signal a successful SRP directly. This should work at least
  397. * for the Linux driver stack. */
  398. musb_intr_set(s, musb_irq_connect, 1);
  399. if (s->port.dev->speed == USB_SPEED_LOW) {
  400. s->devctl &= ~MGC_M_DEVCTL_FSDEV;
  401. s->devctl |= MGC_M_DEVCTL_LSDEV;
  402. } else {
  403. s->devctl |= MGC_M_DEVCTL_FSDEV;
  404. s->devctl &= ~MGC_M_DEVCTL_LSDEV;
  405. }
  406. /* A-mode? */
  407. s->devctl &= ~MGC_M_DEVCTL_BDEVICE;
  408. /* Host-mode bit? */
  409. s->devctl |= MGC_M_DEVCTL_HM;
  410. #if 1
  411. musb_vbus_set(s, 1);
  412. #endif
  413. } else if (!detect && detect_prev) {
  414. #if 1
  415. musb_vbus_set(s, 0);
  416. #endif
  417. }
  418. }
  419. /* Attach or detach a device on our only port. */
  420. static void musb_attach(USBPort *port)
  421. {
  422. MUSBState *s = (MUSBState *) port->opaque;
  423. musb_intr_set(s, musb_irq_vbus_request, 1);
  424. musb_session_update(s, 0, s->session);
  425. }
  426. static void musb_detach(USBPort *port)
  427. {
  428. MUSBState *s = (MUSBState *) port->opaque;
  429. musb_async_cancel_device(s, port->dev);
  430. musb_intr_set(s, musb_irq_disconnect, 1);
  431. musb_session_update(s, 1, s->session);
  432. }
  433. static void musb_child_detach(USBPort *port, USBDevice *child)
  434. {
  435. MUSBState *s = (MUSBState *) port->opaque;
  436. musb_async_cancel_device(s, child);
  437. }
  438. static void musb_cb_tick0(void *opaque)
  439. {
  440. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  441. ep->delayed_cb[0](&ep->packey[0].p, opaque);
  442. }
  443. static void musb_cb_tick1(void *opaque)
  444. {
  445. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  446. ep->delayed_cb[1](&ep->packey[1].p, opaque);
  447. }
  448. #define musb_cb_tick (dir ? musb_cb_tick1 : musb_cb_tick0)
  449. static void musb_schedule_cb(USBPort *port, USBPacket *packey)
  450. {
  451. MUSBPacket *p = container_of(packey, MUSBPacket, p);
  452. MUSBEndPoint *ep = p->ep;
  453. int dir = p->dir;
  454. int timeout = 0;
  455. if (ep->status[dir] == USB_RET_NAK)
  456. timeout = ep->timeout[dir];
  457. else if (ep->interrupt[dir])
  458. timeout = 8;
  459. else
  460. return musb_cb_tick(ep);
  461. if (!ep->intv_timer[dir])
  462. ep->intv_timer[dir] = qemu_new_timer_ns(vm_clock, musb_cb_tick, ep);
  463. qemu_mod_timer(ep->intv_timer[dir], qemu_get_clock_ns(vm_clock) +
  464. muldiv64(timeout, get_ticks_per_sec(), 8000));
  465. }
  466. static int musb_timeout(int ttype, int speed, int val)
  467. {
  468. #if 1
  469. return val << 3;
  470. #endif
  471. switch (ttype) {
  472. case USB_ENDPOINT_XFER_CONTROL:
  473. if (val < 2)
  474. return 0;
  475. else if (speed == USB_SPEED_HIGH)
  476. return 1 << (val - 1);
  477. else
  478. return 8 << (val - 1);
  479. case USB_ENDPOINT_XFER_INT:
  480. if (speed == USB_SPEED_HIGH)
  481. if (val < 2)
  482. return 0;
  483. else
  484. return 1 << (val - 1);
  485. else
  486. return val << 3;
  487. case USB_ENDPOINT_XFER_BULK:
  488. case USB_ENDPOINT_XFER_ISOC:
  489. if (val < 2)
  490. return 0;
  491. else if (speed == USB_SPEED_HIGH)
  492. return 1 << (val - 1);
  493. else
  494. return 8 << (val - 1);
  495. /* TODO: what with low-speed Bulk and Isochronous? */
  496. }
  497. hw_error("bad interval\n");
  498. }
  499. static void musb_packet(MUSBState *s, MUSBEndPoint *ep,
  500. int epnum, int pid, int len, USBCallback cb, int dir)
  501. {
  502. int ret;
  503. int idx = epnum && dir;
  504. int ttype;
  505. /* ep->type[0,1] contains:
  506. * in bits 7:6 the speed (0 - invalid, 1 - high, 2 - full, 3 - slow)
  507. * in bits 5:4 the transfer type (BULK / INT)
  508. * in bits 3:0 the EP num
  509. */
  510. ttype = epnum ? (ep->type[idx] >> 4) & 3 : 0;
  511. ep->timeout[dir] = musb_timeout(ttype,
  512. ep->type[idx] >> 6, ep->interval[idx]);
  513. ep->interrupt[dir] = ttype == USB_ENDPOINT_XFER_INT;
  514. ep->delayed_cb[dir] = cb;
  515. ep->packey[dir].p.pid = pid;
  516. /* A wild guess on the FADDR semantics... */
  517. ep->packey[dir].p.devaddr = ep->faddr[idx];
  518. ep->packey[dir].p.devep = ep->type[idx] & 0xf;
  519. ep->packey[dir].p.data = (void *) ep->buf[idx];
  520. ep->packey[dir].p.len = len;
  521. ep->packey[dir].ep = ep;
  522. ep->packey[dir].dir = dir;
  523. if (s->port.dev)
  524. ret = usb_handle_packet(s->port.dev, &ep->packey[dir].p);
  525. else
  526. ret = USB_RET_NODEV;
  527. if (ret == USB_RET_ASYNC) {
  528. ep->status[dir] = len;
  529. return;
  530. }
  531. ep->status[dir] = ret;
  532. musb_schedule_cb(&s->port, &ep->packey[dir].p);
  533. }
  534. static void musb_tx_packet_complete(USBPacket *packey, void *opaque)
  535. {
  536. /* Unfortunately we can't use packey->devep because that's the remote
  537. * endpoint number and may be different than our local. */
  538. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  539. int epnum = ep->epnum;
  540. MUSBState *s = ep->musb;
  541. ep->fifostart[0] = 0;
  542. ep->fifolen[0] = 0;
  543. #ifdef CLEAR_NAK
  544. if (ep->status[0] != USB_RET_NAK) {
  545. #endif
  546. if (epnum)
  547. ep->csr[0] &= ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
  548. else
  549. ep->csr[0] &= ~MGC_M_CSR0_TXPKTRDY;
  550. #ifdef CLEAR_NAK
  551. }
  552. #endif
  553. /* Clear all of the error bits first */
  554. if (epnum)
  555. ep->csr[0] &= ~(MGC_M_TXCSR_H_ERROR | MGC_M_TXCSR_H_RXSTALL |
  556. MGC_M_TXCSR_H_NAKTIMEOUT);
  557. else
  558. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  559. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  560. if (ep->status[0] == USB_RET_STALL) {
  561. /* Command not supported by target! */
  562. ep->status[0] = 0;
  563. if (epnum)
  564. ep->csr[0] |= MGC_M_TXCSR_H_RXSTALL;
  565. else
  566. ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
  567. }
  568. if (ep->status[0] == USB_RET_NAK) {
  569. ep->status[0] = 0;
  570. /* NAK timeouts are only generated in Bulk transfers and
  571. * Data-errors in Isochronous. */
  572. if (ep->interrupt[0]) {
  573. return;
  574. }
  575. if (epnum)
  576. ep->csr[0] |= MGC_M_TXCSR_H_NAKTIMEOUT;
  577. else
  578. ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
  579. }
  580. if (ep->status[0] < 0) {
  581. if (ep->status[0] == USB_RET_BABBLE)
  582. musb_intr_set(s, musb_irq_rst_babble, 1);
  583. /* Pretend we've tried three times already and failed (in
  584. * case of USB_TOKEN_SETUP). */
  585. if (epnum)
  586. ep->csr[0] |= MGC_M_TXCSR_H_ERROR;
  587. else
  588. ep->csr[0] |= MGC_M_CSR0_H_ERROR;
  589. musb_tx_intr_set(s, epnum, 1);
  590. return;
  591. }
  592. /* TODO: check len for over/underruns of an OUT packet? */
  593. #ifdef SETUPLEN_HACK
  594. if (!epnum && ep->packey[0].pid == USB_TOKEN_SETUP)
  595. s->setup_len = ep->packey[0].data[6];
  596. #endif
  597. /* In DMA mode: if no error, assert DMA request for this EP,
  598. * and skip the interrupt. */
  599. musb_tx_intr_set(s, epnum, 1);
  600. }
  601. static void musb_rx_packet_complete(USBPacket *packey, void *opaque)
  602. {
  603. /* Unfortunately we can't use packey->devep because that's the remote
  604. * endpoint number and may be different than our local. */
  605. MUSBEndPoint *ep = (MUSBEndPoint *) opaque;
  606. int epnum = ep->epnum;
  607. MUSBState *s = ep->musb;
  608. ep->fifostart[1] = 0;
  609. ep->fifolen[1] = 0;
  610. #ifdef CLEAR_NAK
  611. if (ep->status[1] != USB_RET_NAK) {
  612. #endif
  613. ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
  614. if (!epnum)
  615. ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
  616. #ifdef CLEAR_NAK
  617. }
  618. #endif
  619. /* Clear all of the imaginable error bits first */
  620. ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
  621. MGC_M_RXCSR_DATAERROR);
  622. if (!epnum)
  623. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  624. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  625. if (ep->status[1] == USB_RET_STALL) {
  626. ep->status[1] = 0;
  627. packey->len = 0;
  628. ep->csr[1] |= MGC_M_RXCSR_H_RXSTALL;
  629. if (!epnum)
  630. ep->csr[0] |= MGC_M_CSR0_H_RXSTALL;
  631. }
  632. if (ep->status[1] == USB_RET_NAK) {
  633. ep->status[1] = 0;
  634. /* NAK timeouts are only generated in Bulk transfers and
  635. * Data-errors in Isochronous. */
  636. if (ep->interrupt[1])
  637. return musb_packet(s, ep, epnum, USB_TOKEN_IN,
  638. packey->len, musb_rx_packet_complete, 1);
  639. ep->csr[1] |= MGC_M_RXCSR_DATAERROR;
  640. if (!epnum)
  641. ep->csr[0] |= MGC_M_CSR0_H_NAKTIMEOUT;
  642. }
  643. if (ep->status[1] < 0) {
  644. if (ep->status[1] == USB_RET_BABBLE) {
  645. musb_intr_set(s, musb_irq_rst_babble, 1);
  646. return;
  647. }
  648. /* Pretend we've tried three times already and failed (in
  649. * case of a control transfer). */
  650. ep->csr[1] |= MGC_M_RXCSR_H_ERROR;
  651. if (!epnum)
  652. ep->csr[0] |= MGC_M_CSR0_H_ERROR;
  653. musb_rx_intr_set(s, epnum, 1);
  654. return;
  655. }
  656. /* TODO: check len for over/underruns of an OUT packet? */
  657. /* TODO: perhaps make use of e->ext_size[1] here. */
  658. packey->len = ep->status[1];
  659. if (!(ep->csr[1] & (MGC_M_RXCSR_H_RXSTALL | MGC_M_RXCSR_DATAERROR))) {
  660. ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
  661. if (!epnum)
  662. ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
  663. ep->rxcount = packey->len; /* XXX: MIN(packey->len, ep->maxp[1]); */
  664. /* In DMA mode: assert DMA request for this EP */
  665. }
  666. /* Only if DMA has not been asserted */
  667. musb_rx_intr_set(s, epnum, 1);
  668. }
  669. static void musb_async_cancel_device(MUSBState *s, USBDevice *dev)
  670. {
  671. int ep, dir;
  672. for (ep = 0; ep < 16; ep++) {
  673. for (dir = 0; dir < 2; dir++) {
  674. if (s->ep[ep].packey[dir].p.owner != dev) {
  675. continue;
  676. }
  677. usb_cancel_packet(&s->ep[ep].packey[dir].p);
  678. /* status updates needed here? */
  679. }
  680. }
  681. }
  682. static void musb_tx_rdy(MUSBState *s, int epnum)
  683. {
  684. MUSBEndPoint *ep = s->ep + epnum;
  685. int pid;
  686. int total, valid = 0;
  687. TRACE("start %d, len %d", ep->fifostart[0], ep->fifolen[0] );
  688. ep->fifostart[0] += ep->fifolen[0];
  689. ep->fifolen[0] = 0;
  690. /* XXX: how's the total size of the packet retrieved exactly in
  691. * the generic case? */
  692. total = ep->maxp[0] & 0x3ff;
  693. if (ep->ext_size[0]) {
  694. total = ep->ext_size[0];
  695. ep->ext_size[0] = 0;
  696. valid = 1;
  697. }
  698. /* If the packet is not fully ready yet, wait for a next segment. */
  699. if (epnum && (ep->fifostart[0]) < total)
  700. return;
  701. if (!valid)
  702. total = ep->fifostart[0];
  703. pid = USB_TOKEN_OUT;
  704. if (!epnum && (ep->csr[0] & MGC_M_CSR0_H_SETUPPKT)) {
  705. pid = USB_TOKEN_SETUP;
  706. if (total != 8) {
  707. TRACE("illegal SETUPPKT length of %i bytes", total);
  708. }
  709. /* Controller should retry SETUP packets three times on errors
  710. * but it doesn't make sense for us to do that. */
  711. }
  712. return musb_packet(s, ep, epnum, pid,
  713. total, musb_tx_packet_complete, 0);
  714. }
  715. static void musb_rx_req(MUSBState *s, int epnum)
  716. {
  717. MUSBEndPoint *ep = s->ep + epnum;
  718. int total;
  719. /* If we already have a packet, which didn't fit into the
  720. * 64 bytes of the FIFO, only move the FIFO start and return. (Obsolete) */
  721. if (ep->packey[1].p.pid == USB_TOKEN_IN && ep->status[1] >= 0 &&
  722. (ep->fifostart[1]) + ep->rxcount <
  723. ep->packey[1].p.len) {
  724. TRACE("0x%08x, %d", ep->fifostart[1], ep->rxcount );
  725. ep->fifostart[1] += ep->rxcount;
  726. ep->fifolen[1] = 0;
  727. ep->rxcount = MIN(ep->packey[0].p.len - (ep->fifostart[1]),
  728. ep->maxp[1]);
  729. ep->csr[1] &= ~MGC_M_RXCSR_H_REQPKT;
  730. if (!epnum)
  731. ep->csr[0] &= ~MGC_M_CSR0_H_REQPKT;
  732. /* Clear all of the error bits first */
  733. ep->csr[1] &= ~(MGC_M_RXCSR_H_ERROR | MGC_M_RXCSR_H_RXSTALL |
  734. MGC_M_RXCSR_DATAERROR);
  735. if (!epnum)
  736. ep->csr[0] &= ~(MGC_M_CSR0_H_ERROR | MGC_M_CSR0_H_RXSTALL |
  737. MGC_M_CSR0_H_NAKTIMEOUT | MGC_M_CSR0_H_NO_PING);
  738. ep->csr[1] |= MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY;
  739. if (!epnum)
  740. ep->csr[0] |= MGC_M_CSR0_RXPKTRDY;
  741. musb_rx_intr_set(s, epnum, 1);
  742. return;
  743. }
  744. /* The driver sets maxp[1] to 64 or less because it knows the hardware
  745. * FIFO is this deep. Bigger packets get split in
  746. * usb_generic_handle_packet but we can also do the splitting locally
  747. * for performance. It turns out we can also have a bigger FIFO and
  748. * ignore the limit set in ep->maxp[1]. The Linux MUSB driver deals
  749. * OK with single packets of even 32KB and we avoid splitting, however
  750. * usb_msd.c sometimes sends a packet bigger than what Linux expects
  751. * (e.g. 8192 bytes instead of 4096) and we get an OVERRUN. Splitting
  752. * hides this overrun from Linux. Up to 4096 everything is fine
  753. * though. Currently this is disabled.
  754. *
  755. * XXX: mind ep->fifosize. */
  756. total = MIN(ep->maxp[1] & 0x3ff, sizeof(s->buf));
  757. #ifdef SETUPLEN_HACK
  758. /* Why should *we* do that instead of Linux? */
  759. if (!epnum) {
  760. if (ep->packey[0].p.devaddr == 2) {
  761. total = MIN(s->setup_len, 8);
  762. } else {
  763. total = MIN(s->setup_len, 64);
  764. }
  765. s->setup_len -= total;
  766. }
  767. #endif
  768. return musb_packet(s, ep, epnum, USB_TOKEN_IN,
  769. total, musb_rx_packet_complete, 1);
  770. }
  771. static uint8_t musb_read_fifo(MUSBEndPoint *ep)
  772. {
  773. uint8_t value;
  774. if (ep->fifolen[1] >= 64) {
  775. /* We have a FIFO underrun */
  776. TRACE("EP%d FIFO is now empty, stop reading", ep->epnum);
  777. return 0x00000000;
  778. }
  779. /* In DMA mode clear RXPKTRDY and set REQPKT automatically
  780. * (if AUTOREQ is set) */
  781. ep->csr[1] &= ~MGC_M_RXCSR_FIFOFULL;
  782. value=ep->buf[1][ep->fifostart[1] + ep->fifolen[1] ++];
  783. TRACE("EP%d 0x%02x, %d", ep->epnum, value, ep->fifolen[1] );
  784. return value;
  785. }
  786. static void musb_write_fifo(MUSBEndPoint *ep, uint8_t value)
  787. {
  788. TRACE("EP%d = %02x", ep->epnum, value);
  789. if (ep->fifolen[0] >= 64) {
  790. /* We have a FIFO overrun */
  791. TRACE("EP%d FIFO exceeded 64 bytes, stop feeding data", ep->epnum);
  792. return;
  793. }
  794. ep->buf[0][ep->fifostart[0] + ep->fifolen[0] ++] = value;
  795. ep->csr[0] |= MGC_M_TXCSR_FIFONOTEMPTY;
  796. }
  797. static void musb_ep_frame_cancel(MUSBEndPoint *ep, int dir)
  798. {
  799. if (ep->intv_timer[dir])
  800. qemu_del_timer(ep->intv_timer[dir]);
  801. }
  802. /* Bus control */
  803. static uint8_t musb_busctl_readb(void *opaque, int ep, int addr)
  804. {
  805. MUSBState *s = (MUSBState *) opaque;
  806. switch (addr) {
  807. /* For USB2.0 HS hubs only */
  808. case MUSB_HDRC_TXHUBADDR:
  809. return s->ep[ep].haddr[0];
  810. case MUSB_HDRC_TXHUBPORT:
  811. return s->ep[ep].hport[0];
  812. case MUSB_HDRC_RXHUBADDR:
  813. return s->ep[ep].haddr[1];
  814. case MUSB_HDRC_RXHUBPORT:
  815. return s->ep[ep].hport[1];
  816. default:
  817. TRACE("unknown register 0x%02x", addr);
  818. return 0x00;
  819. };
  820. }
  821. static void musb_busctl_writeb(void *opaque, int ep, int addr, uint8_t value)
  822. {
  823. MUSBState *s = (MUSBState *) opaque;
  824. switch (addr) {
  825. case MUSB_HDRC_TXFUNCADDR:
  826. s->ep[ep].faddr[0] = value;
  827. break;
  828. case MUSB_HDRC_RXFUNCADDR:
  829. s->ep[ep].faddr[1] = value;
  830. break;
  831. case MUSB_HDRC_TXHUBADDR:
  832. s->ep[ep].haddr[0] = value;
  833. break;
  834. case MUSB_HDRC_TXHUBPORT:
  835. s->ep[ep].hport[0] = value;
  836. break;
  837. case MUSB_HDRC_RXHUBADDR:
  838. s->ep[ep].haddr[1] = value;
  839. break;
  840. case MUSB_HDRC_RXHUBPORT:
  841. s->ep[ep].hport[1] = value;
  842. break;
  843. default:
  844. TRACE("unknown register 0x%02x", addr);
  845. break;
  846. };
  847. }
  848. static uint16_t musb_busctl_readh(void *opaque, int ep, int addr)
  849. {
  850. MUSBState *s = (MUSBState *) opaque;
  851. switch (addr) {
  852. case MUSB_HDRC_TXFUNCADDR:
  853. return s->ep[ep].faddr[0];
  854. case MUSB_HDRC_RXFUNCADDR:
  855. return s->ep[ep].faddr[1];
  856. default:
  857. return musb_busctl_readb(s, ep, addr) |
  858. (musb_busctl_readb(s, ep, addr | 1) << 8);
  859. };
  860. }
  861. static void musb_busctl_writeh(void *opaque, int ep, int addr, uint16_t value)
  862. {
  863. MUSBState *s = (MUSBState *) opaque;
  864. switch (addr) {
  865. case MUSB_HDRC_TXFUNCADDR:
  866. s->ep[ep].faddr[0] = value;
  867. break;
  868. case MUSB_HDRC_RXFUNCADDR:
  869. s->ep[ep].faddr[1] = value;
  870. break;
  871. default:
  872. musb_busctl_writeb(s, ep, addr, value & 0xff);
  873. musb_busctl_writeb(s, ep, addr | 1, value >> 8);
  874. };
  875. }
  876. /* Endpoint control */
  877. static uint8_t musb_ep_readb(void *opaque, int ep, int addr)
  878. {
  879. MUSBState *s = (MUSBState *) opaque;
  880. switch (addr) {
  881. case MUSB_HDRC_TXTYPE:
  882. return s->ep[ep].type[0];
  883. case MUSB_HDRC_TXINTERVAL:
  884. return s->ep[ep].interval[0];
  885. case MUSB_HDRC_RXTYPE:
  886. return s->ep[ep].type[1];
  887. case MUSB_HDRC_RXINTERVAL:
  888. return s->ep[ep].interval[1];
  889. case (MUSB_HDRC_FIFOSIZE & ~1):
  890. return 0x00;
  891. case MUSB_HDRC_FIFOSIZE:
  892. return ep ? s->ep[ep].fifosize : s->ep[ep].config;
  893. case MUSB_HDRC_RXCOUNT:
  894. return s->ep[ep].rxcount;
  895. default:
  896. TRACE("unknown register 0x%02x", addr);
  897. return 0x00;
  898. };
  899. }
  900. static void musb_ep_writeb(void *opaque, int ep, int addr, uint8_t value)
  901. {
  902. MUSBState *s = (MUSBState *) opaque;
  903. switch (addr) {
  904. case MUSB_HDRC_TXTYPE:
  905. s->ep[ep].type[0] = value;
  906. break;
  907. case MUSB_HDRC_TXINTERVAL:
  908. s->ep[ep].interval[0] = value;
  909. musb_ep_frame_cancel(&s->ep[ep], 0);
  910. break;
  911. case MUSB_HDRC_RXTYPE:
  912. s->ep[ep].type[1] = value;
  913. break;
  914. case MUSB_HDRC_RXINTERVAL:
  915. s->ep[ep].interval[1] = value;
  916. musb_ep_frame_cancel(&s->ep[ep], 1);
  917. break;
  918. case (MUSB_HDRC_FIFOSIZE & ~1):
  919. break;
  920. case MUSB_HDRC_FIFOSIZE:
  921. TRACE("somebody messes with fifosize (now %i bytes)", value);
  922. s->ep[ep].fifosize = value;
  923. break;
  924. default:
  925. TRACE("unknown register 0x%02x", addr);
  926. break;
  927. };
  928. }
  929. static uint16_t musb_ep_readh(void *opaque, int ep, int addr)
  930. {
  931. MUSBState *s = (MUSBState *) opaque;
  932. uint16_t ret;
  933. switch (addr) {
  934. case MUSB_HDRC_TXMAXP:
  935. return s->ep[ep].maxp[0];
  936. case MUSB_HDRC_TXCSR:
  937. return s->ep[ep].csr[0];
  938. case MUSB_HDRC_RXMAXP:
  939. return s->ep[ep].maxp[1];
  940. case MUSB_HDRC_RXCSR:
  941. ret = s->ep[ep].csr[1];
  942. /* TODO: This and other bits probably depend on
  943. * ep->csr[1] & MGC_M_RXCSR_AUTOCLEAR. */
  944. if (s->ep[ep].csr[1] & MGC_M_RXCSR_AUTOCLEAR)
  945. s->ep[ep].csr[1] &= ~MGC_M_RXCSR_RXPKTRDY;
  946. return ret;
  947. case MUSB_HDRC_RXCOUNT:
  948. return s->ep[ep].rxcount;
  949. default:
  950. return musb_ep_readb(s, ep, addr) |
  951. (musb_ep_readb(s, ep, addr | 1) << 8);
  952. };
  953. }
  954. static void musb_ep_writeh(void *opaque, int ep, int addr, uint16_t value)
  955. {
  956. MUSBState *s = (MUSBState *) opaque;
  957. switch (addr) {
  958. case MUSB_HDRC_TXMAXP:
  959. s->ep[ep].maxp[0] = value;
  960. break;
  961. case MUSB_HDRC_TXCSR:
  962. if (ep) {
  963. s->ep[ep].csr[0] &= value & 0xa6;
  964. s->ep[ep].csr[0] |= value & 0xff59;
  965. } else {
  966. s->ep[ep].csr[0] &= value & 0x85;
  967. s->ep[ep].csr[0] |= value & 0xf7a;
  968. }
  969. musb_ep_frame_cancel(&s->ep[ep], 0);
  970. if ((ep && (value & MGC_M_TXCSR_FLUSHFIFO)) ||
  971. (!ep && (value & MGC_M_CSR0_FLUSHFIFO))) {
  972. s->ep[ep].fifolen[0] = 0;
  973. s->ep[ep].fifostart[0] = 0;
  974. if (ep)
  975. s->ep[ep].csr[0] &=
  976. ~(MGC_M_TXCSR_FIFONOTEMPTY | MGC_M_TXCSR_TXPKTRDY);
  977. else
  978. s->ep[ep].csr[0] &=
  979. ~(MGC_M_CSR0_TXPKTRDY | MGC_M_CSR0_RXPKTRDY);
  980. }
  981. if (
  982. (ep &&
  983. #ifdef CLEAR_NAK
  984. (value & MGC_M_TXCSR_TXPKTRDY) &&
  985. !(value & MGC_M_TXCSR_H_NAKTIMEOUT)) ||
  986. #else
  987. (value & MGC_M_TXCSR_TXPKTRDY)) ||
  988. #endif
  989. (!ep &&
  990. #ifdef CLEAR_NAK
  991. (value & MGC_M_CSR0_TXPKTRDY) &&
  992. !(value & MGC_M_CSR0_H_NAKTIMEOUT)))
  993. #else
  994. (value & MGC_M_CSR0_TXPKTRDY)))
  995. #endif
  996. musb_tx_rdy(s, ep);
  997. if (!ep &&
  998. (value & MGC_M_CSR0_H_REQPKT) &&
  999. #ifdef CLEAR_NAK
  1000. !(value & (MGC_M_CSR0_H_NAKTIMEOUT |
  1001. MGC_M_CSR0_RXPKTRDY)))
  1002. #else
  1003. !(value & MGC_M_CSR0_RXPKTRDY))
  1004. #endif
  1005. musb_rx_req(s, ep);
  1006. break;
  1007. case MUSB_HDRC_RXMAXP:
  1008. s->ep[ep].maxp[1] = value;
  1009. break;
  1010. case MUSB_HDRC_RXCSR:
  1011. /* (DMA mode only) */
  1012. if (
  1013. (value & MGC_M_RXCSR_H_AUTOREQ) &&
  1014. !(value & MGC_M_RXCSR_RXPKTRDY) &&
  1015. (s->ep[ep].csr[1] & MGC_M_RXCSR_RXPKTRDY))
  1016. value |= MGC_M_RXCSR_H_REQPKT;
  1017. s->ep[ep].csr[1] &= 0x102 | (value & 0x4d);
  1018. s->ep[ep].csr[1] |= value & 0xfeb0;
  1019. musb_ep_frame_cancel(&s->ep[ep], 1);
  1020. if (value & MGC_M_RXCSR_FLUSHFIFO) {
  1021. s->ep[ep].fifolen[1] = 0;
  1022. s->ep[ep].fifostart[1] = 0;
  1023. s->ep[ep].csr[1] &= ~(MGC_M_RXCSR_FIFOFULL | MGC_M_RXCSR_RXPKTRDY);
  1024. /* If double buffering and we have two packets ready, flush
  1025. * only the first one and set up the fifo at the second packet. */
  1026. }
  1027. #ifdef CLEAR_NAK
  1028. if ((value & MGC_M_RXCSR_H_REQPKT) && !(value & MGC_M_RXCSR_DATAERROR))
  1029. #else
  1030. if (value & MGC_M_RXCSR_H_REQPKT)
  1031. #endif
  1032. musb_rx_req(s, ep);
  1033. break;
  1034. case MUSB_HDRC_RXCOUNT:
  1035. s->ep[ep].rxcount = value;
  1036. break;
  1037. default:
  1038. musb_ep_writeb(s, ep, addr, value & 0xff);
  1039. musb_ep_writeb(s, ep, addr | 1, value >> 8);
  1040. };
  1041. }
  1042. /* Generic control */
  1043. static uint32_t musb_readb(void *opaque, target_phys_addr_t addr)
  1044. {
  1045. MUSBState *s = (MUSBState *) opaque;
  1046. int ep, i;
  1047. uint8_t ret;
  1048. switch (addr) {
  1049. case MUSB_HDRC_FADDR:
  1050. return s->faddr;
  1051. case MUSB_HDRC_POWER:
  1052. return s->power;
  1053. case MUSB_HDRC_INTRUSB:
  1054. ret = s->intr;
  1055. for (i = 0; i < sizeof(ret) * 8; i ++)
  1056. if (ret & (1 << i))
  1057. musb_intr_set(s, i, 0);
  1058. return ret;
  1059. case MUSB_HDRC_INTRUSBE:
  1060. return s->mask;
  1061. case MUSB_HDRC_INDEX:
  1062. return s->idx;
  1063. case MUSB_HDRC_TESTMODE:
  1064. return 0x00;
  1065. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1066. return musb_ep_readb(s, s->idx, addr & 0xf);
  1067. case MUSB_HDRC_DEVCTL:
  1068. return s->devctl;
  1069. case MUSB_HDRC_TXFIFOSZ:
  1070. case MUSB_HDRC_RXFIFOSZ:
  1071. case MUSB_HDRC_VCTRL:
  1072. /* TODO */
  1073. return 0x00;
  1074. case MUSB_HDRC_HWVERS:
  1075. return (1 << 10) | 400;
  1076. case (MUSB_HDRC_VCTRL | 1):
  1077. case (MUSB_HDRC_HWVERS | 1):
  1078. case (MUSB_HDRC_DEVCTL | 1):
  1079. return 0x00;
  1080. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1081. ep = (addr >> 3) & 0xf;
  1082. return musb_busctl_readb(s, ep, addr & 0x7);
  1083. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1084. ep = (addr >> 4) & 0xf;
  1085. return musb_ep_readb(s, ep, addr & 0xf);
  1086. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1087. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1088. return musb_read_fifo(s->ep + ep);
  1089. default:
  1090. TRACE("unknown register 0x%02x", (int) addr);
  1091. return 0x00;
  1092. };
  1093. }
  1094. static void musb_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
  1095. {
  1096. MUSBState *s = (MUSBState *) opaque;
  1097. int ep;
  1098. switch (addr) {
  1099. case MUSB_HDRC_FADDR:
  1100. s->faddr = value & 0x7f;
  1101. break;
  1102. case MUSB_HDRC_POWER:
  1103. s->power = (value & 0xef) | (s->power & 0x10);
  1104. /* MGC_M_POWER_RESET is also read-only in Peripheral Mode */
  1105. if ((value & MGC_M_POWER_RESET) && s->port.dev) {
  1106. usb_send_msg(s->port.dev, USB_MSG_RESET);
  1107. /* Negotiate high-speed operation if MGC_M_POWER_HSENAB is set. */
  1108. if ((value & MGC_M_POWER_HSENAB) &&
  1109. s->port.dev->speed == USB_SPEED_HIGH)
  1110. s->power |= MGC_M_POWER_HSMODE; /* Success */
  1111. /* Restart frame counting. */
  1112. }
  1113. if (value & MGC_M_POWER_SUSPENDM) {
  1114. /* When all transfers finish, suspend and if MGC_M_POWER_ENSUSPEND
  1115. * is set, also go into low power mode. Frame counting stops. */
  1116. /* XXX: Cleared when the interrupt register is read */
  1117. }
  1118. if (value & MGC_M_POWER_RESUME) {
  1119. /* Wait 20ms and signal resuming on the bus. Frame counting
  1120. * restarts. */
  1121. }
  1122. break;
  1123. case MUSB_HDRC_INTRUSB:
  1124. break;
  1125. case MUSB_HDRC_INTRUSBE:
  1126. s->mask = value & 0xff;
  1127. break;
  1128. case MUSB_HDRC_INDEX:
  1129. s->idx = value & 0xf;
  1130. break;
  1131. case MUSB_HDRC_TESTMODE:
  1132. break;
  1133. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1134. musb_ep_writeb(s, s->idx, addr & 0xf, value);
  1135. break;
  1136. case MUSB_HDRC_DEVCTL:
  1137. s->session = !!(value & MGC_M_DEVCTL_SESSION);
  1138. musb_session_update(s,
  1139. !!s->port.dev,
  1140. !!(s->devctl & MGC_M_DEVCTL_SESSION));
  1141. /* It seems this is the only R/W bit in this register? */
  1142. s->devctl &= ~MGC_M_DEVCTL_SESSION;
  1143. s->devctl |= value & MGC_M_DEVCTL_SESSION;
  1144. break;
  1145. case MUSB_HDRC_TXFIFOSZ:
  1146. case MUSB_HDRC_RXFIFOSZ:
  1147. case MUSB_HDRC_VCTRL:
  1148. /* TODO */
  1149. break;
  1150. case (MUSB_HDRC_VCTRL | 1):
  1151. case (MUSB_HDRC_DEVCTL | 1):
  1152. break;
  1153. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1154. ep = (addr >> 3) & 0xf;
  1155. musb_busctl_writeb(s, ep, addr & 0x7, value);
  1156. break;
  1157. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1158. ep = (addr >> 4) & 0xf;
  1159. musb_ep_writeb(s, ep, addr & 0xf, value);
  1160. break;
  1161. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1162. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1163. musb_write_fifo(s->ep + ep, value & 0xff);
  1164. break;
  1165. default:
  1166. TRACE("unknown register 0x%02x", (int) addr);
  1167. break;
  1168. };
  1169. }
  1170. static uint32_t musb_readh(void *opaque, target_phys_addr_t addr)
  1171. {
  1172. MUSBState *s = (MUSBState *) opaque;
  1173. int ep, i;
  1174. uint16_t ret;
  1175. switch (addr) {
  1176. case MUSB_HDRC_INTRTX:
  1177. ret = s->tx_intr;
  1178. /* Auto clear */
  1179. for (i = 0; i < sizeof(ret) * 8; i ++)
  1180. if (ret & (1 << i))
  1181. musb_tx_intr_set(s, i, 0);
  1182. return ret;
  1183. case MUSB_HDRC_INTRRX:
  1184. ret = s->rx_intr;
  1185. /* Auto clear */
  1186. for (i = 0; i < sizeof(ret) * 8; i ++)
  1187. if (ret & (1 << i))
  1188. musb_rx_intr_set(s, i, 0);
  1189. return ret;
  1190. case MUSB_HDRC_INTRTXE:
  1191. return s->tx_mask;
  1192. case MUSB_HDRC_INTRRXE:
  1193. return s->rx_mask;
  1194. case MUSB_HDRC_FRAME:
  1195. /* TODO */
  1196. return 0x0000;
  1197. case MUSB_HDRC_TXFIFOADDR:
  1198. return s->ep[s->idx].fifoaddr[0];
  1199. case MUSB_HDRC_RXFIFOADDR:
  1200. return s->ep[s->idx].fifoaddr[1];
  1201. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1202. return musb_ep_readh(s, s->idx, addr & 0xf);
  1203. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1204. ep = (addr >> 3) & 0xf;
  1205. return musb_busctl_readh(s, ep, addr & 0x7);
  1206. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1207. ep = (addr >> 4) & 0xf;
  1208. return musb_ep_readh(s, ep, addr & 0xf);
  1209. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1210. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1211. return (musb_read_fifo(s->ep + ep) | musb_read_fifo(s->ep + ep) << 8);
  1212. default:
  1213. return musb_readb(s, addr) | (musb_readb(s, addr | 1) << 8);
  1214. };
  1215. }
  1216. static void musb_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
  1217. {
  1218. MUSBState *s = (MUSBState *) opaque;
  1219. int ep;
  1220. switch (addr) {
  1221. case MUSB_HDRC_INTRTXE:
  1222. s->tx_mask = value;
  1223. /* XXX: the masks seem to apply on the raising edge like with
  1224. * edge-triggered interrupts, thus no need to update. I may be
  1225. * wrong though. */
  1226. break;
  1227. case MUSB_HDRC_INTRRXE:
  1228. s->rx_mask = value;
  1229. break;
  1230. case MUSB_HDRC_FRAME:
  1231. /* TODO */
  1232. break;
  1233. case MUSB_HDRC_TXFIFOADDR:
  1234. s->ep[s->idx].fifoaddr[0] = value;
  1235. s->ep[s->idx].buf[0] =
  1236. s->buf + ((value << 3) & 0x7ff );
  1237. break;
  1238. case MUSB_HDRC_RXFIFOADDR:
  1239. s->ep[s->idx].fifoaddr[1] = value;
  1240. s->ep[s->idx].buf[1] =
  1241. s->buf + ((value << 3) & 0x7ff);
  1242. break;
  1243. case MUSB_HDRC_EP_IDX ... (MUSB_HDRC_EP_IDX + 0xf):
  1244. musb_ep_writeh(s, s->idx, addr & 0xf, value);
  1245. break;
  1246. case MUSB_HDRC_BUSCTL ... (MUSB_HDRC_BUSCTL + 0x7f):
  1247. ep = (addr >> 3) & 0xf;
  1248. musb_busctl_writeh(s, ep, addr & 0x7, value);
  1249. break;
  1250. case MUSB_HDRC_EP ... (MUSB_HDRC_EP + 0xff):
  1251. ep = (addr >> 4) & 0xf;
  1252. musb_ep_writeh(s, ep, addr & 0xf, value);
  1253. break;
  1254. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1255. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1256. musb_write_fifo(s->ep + ep, value & 0xff);
  1257. musb_write_fifo(s->ep + ep, (value >> 8) & 0xff);
  1258. break;
  1259. default:
  1260. musb_writeb(s, addr, value & 0xff);
  1261. musb_writeb(s, addr | 1, value >> 8);
  1262. };
  1263. }
  1264. static uint32_t musb_readw(void *opaque, target_phys_addr_t addr)
  1265. {
  1266. MUSBState *s = (MUSBState *) opaque;
  1267. int ep;
  1268. switch (addr) {
  1269. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1270. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1271. return ( musb_read_fifo(s->ep + ep) |
  1272. musb_read_fifo(s->ep + ep) << 8 |
  1273. musb_read_fifo(s->ep + ep) << 16 |
  1274. musb_read_fifo(s->ep + ep) << 24 );
  1275. default:
  1276. TRACE("unknown register 0x%02x", (int) addr);
  1277. return 0x00000000;
  1278. };
  1279. }
  1280. static void musb_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
  1281. {
  1282. MUSBState *s = (MUSBState *) opaque;
  1283. int ep;
  1284. switch (addr) {
  1285. case MUSB_HDRC_FIFO ... (MUSB_HDRC_FIFO + 0x3f):
  1286. ep = ((addr - MUSB_HDRC_FIFO) >> 2) & 0xf;
  1287. musb_write_fifo(s->ep + ep, value & 0xff);
  1288. musb_write_fifo(s->ep + ep, (value >> 8 ) & 0xff);
  1289. musb_write_fifo(s->ep + ep, (value >> 16) & 0xff);
  1290. musb_write_fifo(s->ep + ep, (value >> 24) & 0xff);
  1291. break;
  1292. default:
  1293. TRACE("unknown register 0x%02x", (int) addr);
  1294. break;
  1295. };
  1296. }
  1297. CPUReadMemoryFunc * const musb_read[] = {
  1298. musb_readb,
  1299. musb_readh,
  1300. musb_readw,
  1301. };
  1302. CPUWriteMemoryFunc * const musb_write[] = {
  1303. musb_writeb,
  1304. musb_writeh,
  1305. musb_writew,
  1306. };