2
0

spapr_hcall.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. #include "sysemu.h"
  2. #include "cpu.h"
  3. #include "qemu-char.h"
  4. #include "sysemu.h"
  5. #include "qemu-char.h"
  6. #include "exec.h"
  7. #include "helper_regs.h"
  8. #include "hw/spapr.h"
  9. #define HPTES_PER_GROUP 8
  10. #define HPTE_V_SSIZE_SHIFT 62
  11. #define HPTE_V_AVPN_SHIFT 7
  12. #define HPTE_V_AVPN 0x3fffffffffffff80ULL
  13. #define HPTE_V_AVPN_VAL(x) (((x) & HPTE_V_AVPN) >> HPTE_V_AVPN_SHIFT)
  14. #define HPTE_V_COMPARE(x, y) (!(((x) ^ (y)) & 0xffffffffffffff80UL))
  15. #define HPTE_V_BOLTED 0x0000000000000010ULL
  16. #define HPTE_V_LOCK 0x0000000000000008ULL
  17. #define HPTE_V_LARGE 0x0000000000000004ULL
  18. #define HPTE_V_SECONDARY 0x0000000000000002ULL
  19. #define HPTE_V_VALID 0x0000000000000001ULL
  20. #define HPTE_R_PP0 0x8000000000000000ULL
  21. #define HPTE_R_TS 0x4000000000000000ULL
  22. #define HPTE_R_KEY_HI 0x3000000000000000ULL
  23. #define HPTE_R_RPN_SHIFT 12
  24. #define HPTE_R_RPN 0x3ffffffffffff000ULL
  25. #define HPTE_R_FLAGS 0x00000000000003ffULL
  26. #define HPTE_R_PP 0x0000000000000003ULL
  27. #define HPTE_R_N 0x0000000000000004ULL
  28. #define HPTE_R_G 0x0000000000000008ULL
  29. #define HPTE_R_M 0x0000000000000010ULL
  30. #define HPTE_R_I 0x0000000000000020ULL
  31. #define HPTE_R_W 0x0000000000000040ULL
  32. #define HPTE_R_WIMG 0x0000000000000078ULL
  33. #define HPTE_R_C 0x0000000000000080ULL
  34. #define HPTE_R_R 0x0000000000000100ULL
  35. #define HPTE_R_KEY_LO 0x0000000000000e00ULL
  36. #define HPTE_V_1TB_SEG 0x4000000000000000ULL
  37. #define HPTE_V_VRMA_MASK 0x4001ffffff000000ULL
  38. #define HPTE_V_HVLOCK 0x40ULL
  39. static inline int lock_hpte(void *hpte, target_ulong bits)
  40. {
  41. uint64_t pteh;
  42. pteh = ldq_p(hpte);
  43. /* We're protected by qemu's global lock here */
  44. if (pteh & bits) {
  45. return 0;
  46. }
  47. stq_p(hpte, pteh | HPTE_V_HVLOCK);
  48. return 1;
  49. }
  50. static target_ulong compute_tlbie_rb(target_ulong v, target_ulong r,
  51. target_ulong pte_index)
  52. {
  53. target_ulong rb, va_low;
  54. rb = (v & ~0x7fULL) << 16; /* AVA field */
  55. va_low = pte_index >> 3;
  56. if (v & HPTE_V_SECONDARY) {
  57. va_low = ~va_low;
  58. }
  59. /* xor vsid from AVA */
  60. if (!(v & HPTE_V_1TB_SEG)) {
  61. va_low ^= v >> 12;
  62. } else {
  63. va_low ^= v >> 24;
  64. }
  65. va_low &= 0x7ff;
  66. if (v & HPTE_V_LARGE) {
  67. rb |= 1; /* L field */
  68. #if 0 /* Disable that P7 specific bit for now */
  69. if (r & 0xff000) {
  70. /* non-16MB large page, must be 64k */
  71. /* (masks depend on page size) */
  72. rb |= 0x1000; /* page encoding in LP field */
  73. rb |= (va_low & 0x7f) << 16; /* 7b of VA in AVA/LP field */
  74. rb |= (va_low & 0xfe); /* AVAL field */
  75. }
  76. #endif
  77. } else {
  78. /* 4kB page */
  79. rb |= (va_low & 0x7ff) << 12; /* remaining 11b of AVA */
  80. }
  81. rb |= (v >> 54) & 0x300; /* B field */
  82. return rb;
  83. }
  84. static target_ulong h_enter(CPUState *env, sPAPREnvironment *spapr,
  85. target_ulong opcode, target_ulong *args)
  86. {
  87. target_ulong flags = args[0];
  88. target_ulong pte_index = args[1];
  89. target_ulong pteh = args[2];
  90. target_ulong ptel = args[3];
  91. target_ulong i;
  92. uint8_t *hpte;
  93. /* only handle 4k and 16M pages for now */
  94. if (pteh & HPTE_V_LARGE) {
  95. #if 0 /* We don't support 64k pages yet */
  96. if ((ptel & 0xf000) == 0x1000) {
  97. /* 64k page */
  98. } else
  99. #endif
  100. if ((ptel & 0xff000) == 0) {
  101. /* 16M page */
  102. /* lowest AVA bit must be 0 for 16M pages */
  103. if (pteh & 0x80) {
  104. return H_PARAMETER;
  105. }
  106. } else {
  107. return H_PARAMETER;
  108. }
  109. }
  110. /* FIXME: bounds check the pa? */
  111. /* Check WIMG */
  112. if ((ptel & HPTE_R_WIMG) != HPTE_R_M) {
  113. return H_PARAMETER;
  114. }
  115. pteh &= ~0x60ULL;
  116. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  117. return H_PARAMETER;
  118. }
  119. if (likely((flags & H_EXACT) == 0)) {
  120. pte_index &= ~7ULL;
  121. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  122. for (i = 0; ; ++i) {
  123. if (i == 8) {
  124. return H_PTEG_FULL;
  125. }
  126. if (((ldq_p(hpte) & HPTE_V_VALID) == 0) &&
  127. lock_hpte(hpte, HPTE_V_HVLOCK | HPTE_V_VALID)) {
  128. break;
  129. }
  130. hpte += HASH_PTE_SIZE_64;
  131. }
  132. } else {
  133. i = 0;
  134. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  135. if (!lock_hpte(hpte, HPTE_V_HVLOCK | HPTE_V_VALID)) {
  136. return H_PTEG_FULL;
  137. }
  138. }
  139. stq_p(hpte + (HASH_PTE_SIZE_64/2), ptel);
  140. /* eieio(); FIXME: need some sort of barrier for smp? */
  141. stq_p(hpte, pteh);
  142. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  143. args[0] = pte_index + i;
  144. return H_SUCCESS;
  145. }
  146. static target_ulong h_remove(CPUState *env, sPAPREnvironment *spapr,
  147. target_ulong opcode, target_ulong *args)
  148. {
  149. target_ulong flags = args[0];
  150. target_ulong pte_index = args[1];
  151. target_ulong avpn = args[2];
  152. uint8_t *hpte;
  153. target_ulong v, r, rb;
  154. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  155. return H_PARAMETER;
  156. }
  157. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  158. while (!lock_hpte(hpte, HPTE_V_HVLOCK)) {
  159. /* We have no real concurrency in qemu soft-emulation, so we
  160. * will never actually have a contested lock */
  161. assert(0);
  162. }
  163. v = ldq_p(hpte);
  164. r = ldq_p(hpte + (HASH_PTE_SIZE_64/2));
  165. if ((v & HPTE_V_VALID) == 0 ||
  166. ((flags & H_AVPN) && (v & ~0x7fULL) != avpn) ||
  167. ((flags & H_ANDCOND) && (v & avpn) != 0)) {
  168. stq_p(hpte, v & ~HPTE_V_HVLOCK);
  169. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  170. return H_NOT_FOUND;
  171. }
  172. args[0] = v & ~HPTE_V_HVLOCK;
  173. args[1] = r;
  174. stq_p(hpte, 0);
  175. rb = compute_tlbie_rb(v, r, pte_index);
  176. ppc_tlb_invalidate_one(env, rb);
  177. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  178. return H_SUCCESS;
  179. }
  180. static target_ulong h_protect(CPUState *env, sPAPREnvironment *spapr,
  181. target_ulong opcode, target_ulong *args)
  182. {
  183. target_ulong flags = args[0];
  184. target_ulong pte_index = args[1];
  185. target_ulong avpn = args[2];
  186. uint8_t *hpte;
  187. target_ulong v, r, rb;
  188. if ((pte_index * HASH_PTE_SIZE_64) & ~env->htab_mask) {
  189. return H_PARAMETER;
  190. }
  191. hpte = env->external_htab + (pte_index * HASH_PTE_SIZE_64);
  192. while (!lock_hpte(hpte, HPTE_V_HVLOCK)) {
  193. /* We have no real concurrency in qemu soft-emulation, so we
  194. * will never actually have a contested lock */
  195. assert(0);
  196. }
  197. v = ldq_p(hpte);
  198. r = ldq_p(hpte + (HASH_PTE_SIZE_64/2));
  199. if ((v & HPTE_V_VALID) == 0 ||
  200. ((flags & H_AVPN) && (v & ~0x7fULL) != avpn)) {
  201. stq_p(hpte, v & ~HPTE_V_HVLOCK);
  202. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  203. return H_NOT_FOUND;
  204. }
  205. r &= ~(HPTE_R_PP0 | HPTE_R_PP | HPTE_R_N |
  206. HPTE_R_KEY_HI | HPTE_R_KEY_LO);
  207. r |= (flags << 55) & HPTE_R_PP0;
  208. r |= (flags << 48) & HPTE_R_KEY_HI;
  209. r |= flags & (HPTE_R_PP | HPTE_R_N | HPTE_R_KEY_LO);
  210. rb = compute_tlbie_rb(v, r, pte_index);
  211. stq_p(hpte, v & ~HPTE_V_VALID);
  212. ppc_tlb_invalidate_one(env, rb);
  213. stq_p(hpte + (HASH_PTE_SIZE_64/2), r);
  214. /* Don't need a memory barrier, due to qemu's global lock */
  215. stq_p(hpte, v & ~HPTE_V_HVLOCK);
  216. assert(!(ldq_p(hpte) & HPTE_V_HVLOCK));
  217. return H_SUCCESS;
  218. }
  219. static target_ulong h_set_dabr(CPUState *env, sPAPREnvironment *spapr,
  220. target_ulong opcode, target_ulong *args)
  221. {
  222. /* FIXME: actually implement this */
  223. return H_HARDWARE;
  224. }
  225. #define FLAGS_REGISTER_VPA 0x0000200000000000ULL
  226. #define FLAGS_REGISTER_DTL 0x0000400000000000ULL
  227. #define FLAGS_REGISTER_SLBSHADOW 0x0000600000000000ULL
  228. #define FLAGS_DEREGISTER_VPA 0x0000a00000000000ULL
  229. #define FLAGS_DEREGISTER_DTL 0x0000c00000000000ULL
  230. #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL
  231. #define VPA_MIN_SIZE 640
  232. #define VPA_SIZE_OFFSET 0x4
  233. #define VPA_SHARED_PROC_OFFSET 0x9
  234. #define VPA_SHARED_PROC_VAL 0x2
  235. static target_ulong register_vpa(CPUState *env, target_ulong vpa)
  236. {
  237. uint16_t size;
  238. uint8_t tmp;
  239. if (vpa == 0) {
  240. hcall_dprintf("Can't cope with registering a VPA at logical 0\n");
  241. return H_HARDWARE;
  242. }
  243. if (vpa % env->dcache_line_size) {
  244. return H_PARAMETER;
  245. }
  246. /* FIXME: bounds check the address */
  247. size = lduw_be_phys(vpa + 0x4);
  248. if (size < VPA_MIN_SIZE) {
  249. return H_PARAMETER;
  250. }
  251. /* VPA is not allowed to cross a page boundary */
  252. if ((vpa / 4096) != ((vpa + size - 1) / 4096)) {
  253. return H_PARAMETER;
  254. }
  255. env->vpa = vpa;
  256. tmp = ldub_phys(env->vpa + VPA_SHARED_PROC_OFFSET);
  257. tmp |= VPA_SHARED_PROC_VAL;
  258. stb_phys(env->vpa + VPA_SHARED_PROC_OFFSET, tmp);
  259. return H_SUCCESS;
  260. }
  261. static target_ulong deregister_vpa(CPUState *env, target_ulong vpa)
  262. {
  263. if (env->slb_shadow) {
  264. return H_RESOURCE;
  265. }
  266. if (env->dispatch_trace_log) {
  267. return H_RESOURCE;
  268. }
  269. env->vpa = 0;
  270. return H_SUCCESS;
  271. }
  272. static target_ulong register_slb_shadow(CPUState *env, target_ulong addr)
  273. {
  274. uint32_t size;
  275. if (addr == 0) {
  276. hcall_dprintf("Can't cope with SLB shadow at logical 0\n");
  277. return H_HARDWARE;
  278. }
  279. size = ldl_be_phys(addr + 0x4);
  280. if (size < 0x8) {
  281. return H_PARAMETER;
  282. }
  283. if ((addr / 4096) != ((addr + size - 1) / 4096)) {
  284. return H_PARAMETER;
  285. }
  286. if (!env->vpa) {
  287. return H_RESOURCE;
  288. }
  289. env->slb_shadow = addr;
  290. return H_SUCCESS;
  291. }
  292. static target_ulong deregister_slb_shadow(CPUState *env, target_ulong addr)
  293. {
  294. env->slb_shadow = 0;
  295. return H_SUCCESS;
  296. }
  297. static target_ulong register_dtl(CPUState *env, target_ulong addr)
  298. {
  299. uint32_t size;
  300. if (addr == 0) {
  301. hcall_dprintf("Can't cope with DTL at logical 0\n");
  302. return H_HARDWARE;
  303. }
  304. size = ldl_be_phys(addr + 0x4);
  305. if (size < 48) {
  306. return H_PARAMETER;
  307. }
  308. if (!env->vpa) {
  309. return H_RESOURCE;
  310. }
  311. env->dispatch_trace_log = addr;
  312. env->dtl_size = size;
  313. return H_SUCCESS;
  314. }
  315. static target_ulong deregister_dtl(CPUState *emv, target_ulong addr)
  316. {
  317. env->dispatch_trace_log = 0;
  318. env->dtl_size = 0;
  319. return H_SUCCESS;
  320. }
  321. static target_ulong h_register_vpa(CPUState *env, sPAPREnvironment *spapr,
  322. target_ulong opcode, target_ulong *args)
  323. {
  324. target_ulong flags = args[0];
  325. target_ulong procno = args[1];
  326. target_ulong vpa = args[2];
  327. target_ulong ret = H_PARAMETER;
  328. CPUState *tenv;
  329. for (tenv = first_cpu; tenv; tenv = tenv->next_cpu) {
  330. if (tenv->cpu_index == procno) {
  331. break;
  332. }
  333. }
  334. if (!tenv) {
  335. return H_PARAMETER;
  336. }
  337. switch (flags) {
  338. case FLAGS_REGISTER_VPA:
  339. ret = register_vpa(tenv, vpa);
  340. break;
  341. case FLAGS_DEREGISTER_VPA:
  342. ret = deregister_vpa(tenv, vpa);
  343. break;
  344. case FLAGS_REGISTER_SLBSHADOW:
  345. ret = register_slb_shadow(tenv, vpa);
  346. break;
  347. case FLAGS_DEREGISTER_SLBSHADOW:
  348. ret = deregister_slb_shadow(tenv, vpa);
  349. break;
  350. case FLAGS_REGISTER_DTL:
  351. ret = register_dtl(tenv, vpa);
  352. break;
  353. case FLAGS_DEREGISTER_DTL:
  354. ret = deregister_dtl(tenv, vpa);
  355. break;
  356. }
  357. return ret;
  358. }
  359. static target_ulong h_cede(CPUState *env, sPAPREnvironment *spapr,
  360. target_ulong opcode, target_ulong *args)
  361. {
  362. env->msr |= (1ULL << MSR_EE);
  363. hreg_compute_hflags(env);
  364. if (!cpu_has_work(env)) {
  365. env->halted = 1;
  366. }
  367. return H_SUCCESS;
  368. }
  369. static target_ulong h_rtas(CPUState *env, sPAPREnvironment *spapr,
  370. target_ulong opcode, target_ulong *args)
  371. {
  372. target_ulong rtas_r3 = args[0];
  373. uint32_t token = ldl_be_phys(rtas_r3);
  374. uint32_t nargs = ldl_be_phys(rtas_r3 + 4);
  375. uint32_t nret = ldl_be_phys(rtas_r3 + 8);
  376. return spapr_rtas_call(spapr, token, nargs, rtas_r3 + 12,
  377. nret, rtas_r3 + 12 + 4*nargs);
  378. }
  379. static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1];
  380. static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1];
  381. void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn)
  382. {
  383. spapr_hcall_fn *slot;
  384. if (opcode <= MAX_HCALL_OPCODE) {
  385. assert((opcode & 0x3) == 0);
  386. slot = &papr_hypercall_table[opcode / 4];
  387. } else {
  388. assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
  389. slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
  390. }
  391. assert(!(*slot) || (fn == *slot));
  392. *slot = fn;
  393. }
  394. target_ulong spapr_hypercall(CPUState *env, target_ulong opcode,
  395. target_ulong *args)
  396. {
  397. if (msr_pr) {
  398. hcall_dprintf("Hypercall made with MSR[PR]=1\n");
  399. return H_PRIVILEGE;
  400. }
  401. if ((opcode <= MAX_HCALL_OPCODE)
  402. && ((opcode & 0x3) == 0)) {
  403. spapr_hcall_fn fn = papr_hypercall_table[opcode / 4];
  404. if (fn) {
  405. return fn(env, spapr, opcode, args);
  406. }
  407. } else if ((opcode >= KVMPPC_HCALL_BASE) &&
  408. (opcode <= KVMPPC_HCALL_MAX)) {
  409. spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
  410. if (fn) {
  411. return fn(env, spapr, opcode, args);
  412. }
  413. }
  414. hcall_dprintf("Unimplemented hcall 0x" TARGET_FMT_lx "\n", opcode);
  415. return H_FUNCTION;
  416. }
  417. static void hypercall_init(void)
  418. {
  419. /* hcall-pft */
  420. spapr_register_hypercall(H_ENTER, h_enter);
  421. spapr_register_hypercall(H_REMOVE, h_remove);
  422. spapr_register_hypercall(H_PROTECT, h_protect);
  423. /* hcall-dabr */
  424. spapr_register_hypercall(H_SET_DABR, h_set_dabr);
  425. /* hcall-splpar */
  426. spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa);
  427. spapr_register_hypercall(H_CEDE, h_cede);
  428. /* qemu/KVM-PPC specific hcalls */
  429. spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas);
  430. }
  431. device_init(hypercall_init);