spapr.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476
  1. /*
  2. * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
  3. *
  4. * Copyright (c) 2004-2007 Fabrice Bellard
  5. * Copyright (c) 2007 Jocelyn Mayer
  6. * Copyright (c) 2010 David Gibson, IBM Corporation.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. *
  26. */
  27. #include "sysemu.h"
  28. #include "hw.h"
  29. #include "elf.h"
  30. #include "net.h"
  31. #include "blockdev.h"
  32. #include "hw/boards.h"
  33. #include "hw/ppc.h"
  34. #include "hw/loader.h"
  35. #include "hw/spapr.h"
  36. #include "hw/spapr_vio.h"
  37. #include "hw/xics.h"
  38. #include <libfdt.h>
  39. #define KERNEL_LOAD_ADDR 0x00000000
  40. #define INITRD_LOAD_ADDR 0x02800000
  41. #define FDT_MAX_SIZE 0x10000
  42. #define RTAS_MAX_SIZE 0x10000
  43. #define FW_MAX_SIZE 0x400000
  44. #define FW_FILE_NAME "slof.bin"
  45. #define MIN_RAM_SLOF 512UL
  46. #define TIMEBASE_FREQ 512000000ULL
  47. #define MAX_CPUS 256
  48. #define XICS_IRQS 1024
  49. sPAPREnvironment *spapr;
  50. static void *spapr_create_fdt_skel(const char *cpu_model,
  51. target_phys_addr_t initrd_base,
  52. target_phys_addr_t initrd_size,
  53. const char *boot_device,
  54. const char *kernel_cmdline,
  55. long hash_shift)
  56. {
  57. void *fdt;
  58. CPUState *env;
  59. uint64_t mem_reg_property[] = { 0, cpu_to_be64(ram_size) };
  60. uint32_t start_prop = cpu_to_be32(initrd_base);
  61. uint32_t end_prop = cpu_to_be32(initrd_base + initrd_size);
  62. uint32_t pft_size_prop[] = {0, cpu_to_be32(hash_shift)};
  63. char hypertas_prop[] = "hcall-pft\0hcall-term\0hcall-dabr\0hcall-interrupt"
  64. "\0hcall-tce\0hcall-vio\0hcall-splpar";
  65. uint32_t interrupt_server_ranges_prop[] = {0, cpu_to_be32(smp_cpus)};
  66. int i;
  67. char *modelname;
  68. #define _FDT(exp) \
  69. do { \
  70. int ret = (exp); \
  71. if (ret < 0) { \
  72. fprintf(stderr, "qemu: error creating device tree: %s: %s\n", \
  73. #exp, fdt_strerror(ret)); \
  74. exit(1); \
  75. } \
  76. } while (0)
  77. fdt = qemu_mallocz(FDT_MAX_SIZE);
  78. _FDT((fdt_create(fdt, FDT_MAX_SIZE)));
  79. _FDT((fdt_finish_reservemap(fdt)));
  80. /* Root node */
  81. _FDT((fdt_begin_node(fdt, "")));
  82. _FDT((fdt_property_string(fdt, "device_type", "chrp")));
  83. _FDT((fdt_property_string(fdt, "model", "IBM pSeries (emulated by qemu)")));
  84. _FDT((fdt_property_cell(fdt, "#address-cells", 0x2)));
  85. _FDT((fdt_property_cell(fdt, "#size-cells", 0x2)));
  86. /* /chosen */
  87. _FDT((fdt_begin_node(fdt, "chosen")));
  88. _FDT((fdt_property_string(fdt, "bootargs", kernel_cmdline)));
  89. _FDT((fdt_property(fdt, "linux,initrd-start",
  90. &start_prop, sizeof(start_prop))));
  91. _FDT((fdt_property(fdt, "linux,initrd-end",
  92. &end_prop, sizeof(end_prop))));
  93. _FDT((fdt_property_string(fdt, "qemu,boot-device", boot_device)));
  94. _FDT((fdt_end_node(fdt)));
  95. /* memory node */
  96. _FDT((fdt_begin_node(fdt, "memory@0")));
  97. _FDT((fdt_property_string(fdt, "device_type", "memory")));
  98. _FDT((fdt_property(fdt, "reg",
  99. mem_reg_property, sizeof(mem_reg_property))));
  100. _FDT((fdt_end_node(fdt)));
  101. /* cpus */
  102. _FDT((fdt_begin_node(fdt, "cpus")));
  103. _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
  104. _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
  105. modelname = qemu_strdup(cpu_model);
  106. for (i = 0; i < strlen(modelname); i++) {
  107. modelname[i] = toupper(modelname[i]);
  108. }
  109. for (env = first_cpu; env != NULL; env = env->next_cpu) {
  110. int index = env->cpu_index;
  111. uint32_t gserver_prop[] = {cpu_to_be32(index), 0}; /* HACK! */
  112. char *nodename;
  113. uint32_t segs[] = {cpu_to_be32(28), cpu_to_be32(40),
  114. 0xffffffff, 0xffffffff};
  115. if (asprintf(&nodename, "%s@%x", modelname, index) < 0) {
  116. fprintf(stderr, "Allocation failure\n");
  117. exit(1);
  118. }
  119. _FDT((fdt_begin_node(fdt, nodename)));
  120. free(nodename);
  121. _FDT((fdt_property_cell(fdt, "reg", index)));
  122. _FDT((fdt_property_string(fdt, "device_type", "cpu")));
  123. _FDT((fdt_property_cell(fdt, "cpu-version", env->spr[SPR_PVR])));
  124. _FDT((fdt_property_cell(fdt, "dcache-block-size",
  125. env->dcache_line_size)));
  126. _FDT((fdt_property_cell(fdt, "icache-block-size",
  127. env->icache_line_size)));
  128. _FDT((fdt_property_cell(fdt, "timebase-frequency", TIMEBASE_FREQ)));
  129. /* Hardcode CPU frequency for now. It's kind of arbitrary on
  130. * full emu, for kvm we should copy it from the host */
  131. _FDT((fdt_property_cell(fdt, "clock-frequency", 1000000000)));
  132. _FDT((fdt_property_cell(fdt, "ibm,slb-size", env->slb_nr)));
  133. _FDT((fdt_property(fdt, "ibm,pft-size",
  134. pft_size_prop, sizeof(pft_size_prop))));
  135. _FDT((fdt_property_string(fdt, "status", "okay")));
  136. _FDT((fdt_property(fdt, "64-bit", NULL, 0)));
  137. _FDT((fdt_property_cell(fdt, "ibm,ppc-interrupt-server#s", index)));
  138. _FDT((fdt_property(fdt, "ibm,ppc-interrupt-gserver#s",
  139. gserver_prop, sizeof(gserver_prop))));
  140. if (env->mmu_model & POWERPC_MMU_1TSEG) {
  141. _FDT((fdt_property(fdt, "ibm,processor-segment-sizes",
  142. segs, sizeof(segs))));
  143. }
  144. _FDT((fdt_end_node(fdt)));
  145. }
  146. qemu_free(modelname);
  147. _FDT((fdt_end_node(fdt)));
  148. /* RTAS */
  149. _FDT((fdt_begin_node(fdt, "rtas")));
  150. _FDT((fdt_property(fdt, "ibm,hypertas-functions", hypertas_prop,
  151. sizeof(hypertas_prop))));
  152. _FDT((fdt_end_node(fdt)));
  153. /* interrupt controller */
  154. _FDT((fdt_begin_node(fdt, "interrupt-controller@0")));
  155. _FDT((fdt_property_string(fdt, "device_type",
  156. "PowerPC-External-Interrupt-Presentation")));
  157. _FDT((fdt_property_string(fdt, "compatible", "IBM,ppc-xicp")));
  158. _FDT((fdt_property_cell(fdt, "reg", 0)));
  159. _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
  160. _FDT((fdt_property(fdt, "ibm,interrupt-server-ranges",
  161. interrupt_server_ranges_prop,
  162. sizeof(interrupt_server_ranges_prop))));
  163. _FDT((fdt_end_node(fdt)));
  164. /* vdevice */
  165. _FDT((fdt_begin_node(fdt, "vdevice")));
  166. _FDT((fdt_property_string(fdt, "device_type", "vdevice")));
  167. _FDT((fdt_property_string(fdt, "compatible", "IBM,vdevice")));
  168. _FDT((fdt_property_cell(fdt, "#address-cells", 0x1)));
  169. _FDT((fdt_property_cell(fdt, "#size-cells", 0x0)));
  170. _FDT((fdt_property_cell(fdt, "#interrupt-cells", 0x2)));
  171. _FDT((fdt_property(fdt, "interrupt-controller", NULL, 0)));
  172. _FDT((fdt_end_node(fdt)));
  173. _FDT((fdt_end_node(fdt))); /* close root node */
  174. _FDT((fdt_finish(fdt)));
  175. return fdt;
  176. }
  177. static void spapr_finalize_fdt(sPAPREnvironment *spapr,
  178. target_phys_addr_t fdt_addr,
  179. target_phys_addr_t rtas_addr,
  180. target_phys_addr_t rtas_size)
  181. {
  182. int ret;
  183. void *fdt;
  184. fdt = qemu_malloc(FDT_MAX_SIZE);
  185. /* open out the base tree into a temp buffer for the final tweaks */
  186. _FDT((fdt_open_into(spapr->fdt_skel, fdt, FDT_MAX_SIZE)));
  187. ret = spapr_populate_vdevice(spapr->vio_bus, fdt);
  188. if (ret < 0) {
  189. fprintf(stderr, "couldn't setup vio devices in fdt\n");
  190. exit(1);
  191. }
  192. /* RTAS */
  193. ret = spapr_rtas_device_tree_setup(fdt, rtas_addr, rtas_size);
  194. if (ret < 0) {
  195. fprintf(stderr, "Couldn't set up RTAS device tree properties\n");
  196. }
  197. _FDT((fdt_pack(fdt)));
  198. cpu_physical_memory_write(fdt_addr, fdt, fdt_totalsize(fdt));
  199. qemu_free(fdt);
  200. }
  201. static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
  202. {
  203. return (addr & 0x0fffffff) + KERNEL_LOAD_ADDR;
  204. }
  205. static void emulate_spapr_hypercall(CPUState *env)
  206. {
  207. env->gpr[3] = spapr_hypercall(env, env->gpr[3], &env->gpr[4]);
  208. }
  209. static void spapr_reset(void *opaque)
  210. {
  211. sPAPREnvironment *spapr = (sPAPREnvironment *)opaque;
  212. fprintf(stderr, "sPAPR reset\n");
  213. /* flush out the hash table */
  214. memset(spapr->htab, 0, spapr->htab_size);
  215. /* Load the fdt */
  216. spapr_finalize_fdt(spapr, spapr->fdt_addr, spapr->rtas_addr,
  217. spapr->rtas_size);
  218. /* Set up the entry state */
  219. first_cpu->gpr[3] = spapr->fdt_addr;
  220. first_cpu->gpr[5] = 0;
  221. first_cpu->halted = 0;
  222. first_cpu->nip = spapr->entry_point;
  223. }
  224. /* pSeries LPAR / sPAPR hardware init */
  225. static void ppc_spapr_init(ram_addr_t ram_size,
  226. const char *boot_device,
  227. const char *kernel_filename,
  228. const char *kernel_cmdline,
  229. const char *initrd_filename,
  230. const char *cpu_model)
  231. {
  232. CPUState *env;
  233. int i;
  234. ram_addr_t ram_offset;
  235. uint32_t initrd_base;
  236. long kernel_size, initrd_size, fw_size;
  237. long pteg_shift = 17;
  238. char *filename;
  239. int irq = 16;
  240. spapr = qemu_malloc(sizeof(*spapr));
  241. cpu_ppc_hypercall = emulate_spapr_hypercall;
  242. /* We place the device tree just below either the top of RAM, or
  243. * 2GB, so that it can be processed with 32-bit code if
  244. * necessary */
  245. spapr->fdt_addr = MIN(ram_size, 0x80000000) - FDT_MAX_SIZE;
  246. spapr->rtas_addr = spapr->fdt_addr - RTAS_MAX_SIZE;
  247. /* init CPUs */
  248. if (cpu_model == NULL) {
  249. cpu_model = "POWER7";
  250. }
  251. for (i = 0; i < smp_cpus; i++) {
  252. env = cpu_init(cpu_model);
  253. if (!env) {
  254. fprintf(stderr, "Unable to find PowerPC CPU definition\n");
  255. exit(1);
  256. }
  257. /* Set time-base frequency to 512 MHz */
  258. cpu_ppc_tb_init(env, TIMEBASE_FREQ);
  259. qemu_register_reset((QEMUResetHandler *)&cpu_reset, env);
  260. env->hreset_vector = 0x60;
  261. env->hreset_excp_prefix = 0;
  262. env->gpr[3] = env->cpu_index;
  263. }
  264. /* allocate RAM */
  265. ram_offset = qemu_ram_alloc(NULL, "ppc_spapr.ram", ram_size);
  266. cpu_register_physical_memory(0, ram_size, ram_offset);
  267. /* allocate hash page table. For now we always make this 16mb,
  268. * later we should probably make it scale to the size of guest
  269. * RAM */
  270. spapr->htab_size = 1ULL << (pteg_shift + 7);
  271. spapr->htab = qemu_malloc(spapr->htab_size);
  272. for (env = first_cpu; env != NULL; env = env->next_cpu) {
  273. env->external_htab = spapr->htab;
  274. env->htab_base = -1;
  275. env->htab_mask = spapr->htab_size - 1;
  276. }
  277. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "spapr-rtas.bin");
  278. spapr->rtas_size = load_image_targphys(filename, spapr->rtas_addr,
  279. ram_size - spapr->rtas_addr);
  280. if (spapr->rtas_size < 0) {
  281. hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
  282. exit(1);
  283. }
  284. qemu_free(filename);
  285. /* Set up Interrupt Controller */
  286. spapr->icp = xics_system_init(XICS_IRQS);
  287. /* Set up VIO bus */
  288. spapr->vio_bus = spapr_vio_bus_init();
  289. for (i = 0; i < MAX_SERIAL_PORTS; i++, irq++) {
  290. if (serial_hds[i]) {
  291. spapr_vty_create(spapr->vio_bus, SPAPR_VTY_BASE_ADDRESS + i,
  292. serial_hds[i], xics_find_qirq(spapr->icp, irq),
  293. irq);
  294. }
  295. }
  296. for (i = 0; i < nb_nics; i++, irq++) {
  297. NICInfo *nd = &nd_table[i];
  298. if (!nd->model) {
  299. nd->model = qemu_strdup("ibmveth");
  300. }
  301. if (strcmp(nd->model, "ibmveth") == 0) {
  302. spapr_vlan_create(spapr->vio_bus, 0x1000 + i, nd,
  303. xics_find_qirq(spapr->icp, irq), irq);
  304. } else {
  305. fprintf(stderr, "pSeries (sPAPR) platform does not support "
  306. "NIC model '%s' (only ibmveth is supported)\n",
  307. nd->model);
  308. exit(1);
  309. }
  310. }
  311. for (i = 0; i <= drive_get_max_bus(IF_SCSI); i++) {
  312. spapr_vscsi_create(spapr->vio_bus, 0x2000 + i,
  313. xics_find_qirq(spapr->icp, irq), irq);
  314. irq++;
  315. }
  316. if (kernel_filename) {
  317. uint64_t lowaddr = 0;
  318. kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
  319. NULL, &lowaddr, NULL, 1, ELF_MACHINE, 0);
  320. if (kernel_size < 0) {
  321. kernel_size = load_image_targphys(kernel_filename,
  322. KERNEL_LOAD_ADDR,
  323. ram_size - KERNEL_LOAD_ADDR);
  324. }
  325. if (kernel_size < 0) {
  326. fprintf(stderr, "qemu: could not load kernel '%s'\n",
  327. kernel_filename);
  328. exit(1);
  329. }
  330. /* load initrd */
  331. if (initrd_filename) {
  332. initrd_base = INITRD_LOAD_ADDR;
  333. initrd_size = load_image_targphys(initrd_filename, initrd_base,
  334. ram_size - initrd_base);
  335. if (initrd_size < 0) {
  336. fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
  337. initrd_filename);
  338. exit(1);
  339. }
  340. } else {
  341. initrd_base = 0;
  342. initrd_size = 0;
  343. }
  344. spapr->entry_point = KERNEL_LOAD_ADDR;
  345. } else {
  346. if (ram_size < (MIN_RAM_SLOF << 20)) {
  347. fprintf(stderr, "qemu: pSeries SLOF firmware requires >= "
  348. "%ldM guest RAM\n", MIN_RAM_SLOF);
  349. exit(1);
  350. }
  351. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, "slof.bin");
  352. fw_size = load_image_targphys(filename, 0, FW_MAX_SIZE);
  353. if (fw_size < 0) {
  354. hw_error("qemu: could not load LPAR rtas '%s'\n", filename);
  355. exit(1);
  356. }
  357. qemu_free(filename);
  358. spapr->entry_point = 0x100;
  359. initrd_base = 0;
  360. initrd_size = 0;
  361. /* SLOF will startup the secondary CPUs using RTAS,
  362. rather than expecting a kexec() style entry */
  363. for (env = first_cpu; env != NULL; env = env->next_cpu) {
  364. env->halted = 1;
  365. }
  366. }
  367. /* Prepare the device tree */
  368. spapr->fdt_skel = spapr_create_fdt_skel(cpu_model,
  369. initrd_base, initrd_size,
  370. boot_device, kernel_cmdline,
  371. pteg_shift + 7);
  372. assert(spapr->fdt_skel != NULL);
  373. qemu_register_reset(spapr_reset, spapr);
  374. }
  375. static QEMUMachine spapr_machine = {
  376. .name = "pseries",
  377. .desc = "pSeries Logical Partition (PAPR compliant)",
  378. .init = ppc_spapr_init,
  379. .max_cpus = MAX_CPUS,
  380. .no_vga = 1,
  381. .no_parallel = 1,
  382. .use_scsi = 1,
  383. };
  384. static void spapr_machine_init(void)
  385. {
  386. qemu_register_machine(&spapr_machine);
  387. }
  388. machine_init(spapr_machine_init);