2
0

sh_timer.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * SuperH Timer modules.
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "hw.h"
  11. #include "sh.h"
  12. #include "qemu-timer.h"
  13. //#define DEBUG_TIMER
  14. #define TIMER_TCR_TPSC (7 << 0)
  15. #define TIMER_TCR_CKEG (3 << 3)
  16. #define TIMER_TCR_UNIE (1 << 5)
  17. #define TIMER_TCR_ICPE (3 << 6)
  18. #define TIMER_TCR_UNF (1 << 8)
  19. #define TIMER_TCR_ICPF (1 << 9)
  20. #define TIMER_TCR_RESERVED (0x3f << 10)
  21. #define TIMER_FEAT_CAPT (1 << 0)
  22. #define TIMER_FEAT_EXTCLK (1 << 1)
  23. #define OFFSET_TCOR 0
  24. #define OFFSET_TCNT 1
  25. #define OFFSET_TCR 2
  26. #define OFFSET_TCPR 3
  27. typedef struct {
  28. ptimer_state *timer;
  29. uint32_t tcnt;
  30. uint32_t tcor;
  31. uint32_t tcr;
  32. uint32_t tcpr;
  33. int freq;
  34. int int_level;
  35. int old_level;
  36. int feat;
  37. int enabled;
  38. qemu_irq irq;
  39. } sh_timer_state;
  40. /* Check all active timers, and schedule the next timer interrupt. */
  41. static void sh_timer_update(sh_timer_state *s)
  42. {
  43. int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
  44. if (new_level != s->old_level)
  45. qemu_set_irq (s->irq, new_level);
  46. s->old_level = s->int_level;
  47. s->int_level = new_level;
  48. }
  49. static uint32_t sh_timer_read(void *opaque, target_phys_addr_t offset)
  50. {
  51. sh_timer_state *s = (sh_timer_state *)opaque;
  52. switch (offset >> 2) {
  53. case OFFSET_TCOR:
  54. return s->tcor;
  55. case OFFSET_TCNT:
  56. return ptimer_get_count(s->timer);
  57. case OFFSET_TCR:
  58. return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
  59. case OFFSET_TCPR:
  60. if (s->feat & TIMER_FEAT_CAPT)
  61. return s->tcpr;
  62. default:
  63. hw_error("sh_timer_read: Bad offset %x\n", (int)offset);
  64. return 0;
  65. }
  66. }
  67. static void sh_timer_write(void *opaque, target_phys_addr_t offset,
  68. uint32_t value)
  69. {
  70. sh_timer_state *s = (sh_timer_state *)opaque;
  71. int freq;
  72. switch (offset >> 2) {
  73. case OFFSET_TCOR:
  74. s->tcor = value;
  75. ptimer_set_limit(s->timer, s->tcor, 0);
  76. break;
  77. case OFFSET_TCNT:
  78. s->tcnt = value;
  79. ptimer_set_count(s->timer, s->tcnt);
  80. break;
  81. case OFFSET_TCR:
  82. if (s->enabled) {
  83. /* Pause the timer if it is running. This may cause some
  84. inaccuracy dure to rounding, but avoids a whole lot of other
  85. messyness. */
  86. ptimer_stop(s->timer);
  87. }
  88. freq = s->freq;
  89. /* ??? Need to recalculate expiry time after changing divisor. */
  90. switch (value & TIMER_TCR_TPSC) {
  91. case 0: freq >>= 2; break;
  92. case 1: freq >>= 4; break;
  93. case 2: freq >>= 6; break;
  94. case 3: freq >>= 8; break;
  95. case 4: freq >>= 10; break;
  96. case 6:
  97. case 7: if (s->feat & TIMER_FEAT_EXTCLK) break;
  98. default: hw_error("sh_timer_write: Reserved TPSC value\n"); break;
  99. }
  100. switch ((value & TIMER_TCR_CKEG) >> 3) {
  101. case 0: break;
  102. case 1:
  103. case 2:
  104. case 3: if (s->feat & TIMER_FEAT_EXTCLK) break;
  105. default: hw_error("sh_timer_write: Reserved CKEG value\n"); break;
  106. }
  107. switch ((value & TIMER_TCR_ICPE) >> 6) {
  108. case 0: break;
  109. case 2:
  110. case 3: if (s->feat & TIMER_FEAT_CAPT) break;
  111. default: hw_error("sh_timer_write: Reserved ICPE value\n"); break;
  112. }
  113. if ((value & TIMER_TCR_UNF) == 0)
  114. s->int_level = 0;
  115. value &= ~TIMER_TCR_UNF;
  116. if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT)))
  117. hw_error("sh_timer_write: Reserved ICPF value\n");
  118. value &= ~TIMER_TCR_ICPF; /* capture not supported */
  119. if (value & TIMER_TCR_RESERVED)
  120. hw_error("sh_timer_write: Reserved TCR bits set\n");
  121. s->tcr = value;
  122. ptimer_set_limit(s->timer, s->tcor, 0);
  123. ptimer_set_freq(s->timer, freq);
  124. if (s->enabled) {
  125. /* Restart the timer if still enabled. */
  126. ptimer_run(s->timer, 0);
  127. }
  128. break;
  129. case OFFSET_TCPR:
  130. if (s->feat & TIMER_FEAT_CAPT) {
  131. s->tcpr = value;
  132. break;
  133. }
  134. default:
  135. hw_error("sh_timer_write: Bad offset %x\n", (int)offset);
  136. }
  137. sh_timer_update(s);
  138. }
  139. static void sh_timer_start_stop(void *opaque, int enable)
  140. {
  141. sh_timer_state *s = (sh_timer_state *)opaque;
  142. #ifdef DEBUG_TIMER
  143. printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
  144. #endif
  145. if (s->enabled && !enable) {
  146. ptimer_stop(s->timer);
  147. }
  148. if (!s->enabled && enable) {
  149. ptimer_run(s->timer, 0);
  150. }
  151. s->enabled = !!enable;
  152. #ifdef DEBUG_TIMER
  153. printf("sh_timer_start_stop done %d\n", s->enabled);
  154. #endif
  155. }
  156. static void sh_timer_tick(void *opaque)
  157. {
  158. sh_timer_state *s = (sh_timer_state *)opaque;
  159. s->int_level = s->enabled;
  160. sh_timer_update(s);
  161. }
  162. static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
  163. {
  164. sh_timer_state *s;
  165. QEMUBH *bh;
  166. s = (sh_timer_state *)qemu_mallocz(sizeof(sh_timer_state));
  167. s->freq = freq;
  168. s->feat = feat;
  169. s->tcor = 0xffffffff;
  170. s->tcnt = 0xffffffff;
  171. s->tcpr = 0xdeadbeef;
  172. s->tcr = 0;
  173. s->enabled = 0;
  174. s->irq = irq;
  175. bh = qemu_bh_new(sh_timer_tick, s);
  176. s->timer = ptimer_init(bh);
  177. sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
  178. sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
  179. sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
  180. sh_timer_write(s, OFFSET_TCR >> 2, s->tcpr);
  181. /* ??? Save/restore. */
  182. return s;
  183. }
  184. typedef struct {
  185. void *timer[3];
  186. int level[3];
  187. uint32_t tocr;
  188. uint32_t tstr;
  189. int feat;
  190. } tmu012_state;
  191. static uint32_t tmu012_read(void *opaque, target_phys_addr_t offset)
  192. {
  193. tmu012_state *s = (tmu012_state *)opaque;
  194. #ifdef DEBUG_TIMER
  195. printf("tmu012_read 0x%lx\n", (unsigned long) offset);
  196. #endif
  197. if (offset >= 0x20) {
  198. if (!(s->feat & TMU012_FEAT_3CHAN))
  199. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  200. return sh_timer_read(s->timer[2], offset - 0x20);
  201. }
  202. if (offset >= 0x14)
  203. return sh_timer_read(s->timer[1], offset - 0x14);
  204. if (offset >= 0x08)
  205. return sh_timer_read(s->timer[0], offset - 0x08);
  206. if (offset == 4)
  207. return s->tstr;
  208. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0)
  209. return s->tocr;
  210. hw_error("tmu012_write: Bad offset %x\n", (int)offset);
  211. return 0;
  212. }
  213. static void tmu012_write(void *opaque, target_phys_addr_t offset,
  214. uint32_t value)
  215. {
  216. tmu012_state *s = (tmu012_state *)opaque;
  217. #ifdef DEBUG_TIMER
  218. printf("tmu012_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  219. #endif
  220. if (offset >= 0x20) {
  221. if (!(s->feat & TMU012_FEAT_3CHAN))
  222. hw_error("tmu012_write: Bad channel offset %x\n", (int)offset);
  223. sh_timer_write(s->timer[2], offset - 0x20, value);
  224. return;
  225. }
  226. if (offset >= 0x14) {
  227. sh_timer_write(s->timer[1], offset - 0x14, value);
  228. return;
  229. }
  230. if (offset >= 0x08) {
  231. sh_timer_write(s->timer[0], offset - 0x08, value);
  232. return;
  233. }
  234. if (offset == 4) {
  235. sh_timer_start_stop(s->timer[0], value & (1 << 0));
  236. sh_timer_start_stop(s->timer[1], value & (1 << 1));
  237. if (s->feat & TMU012_FEAT_3CHAN)
  238. sh_timer_start_stop(s->timer[2], value & (1 << 2));
  239. else
  240. if (value & (1 << 2))
  241. hw_error("tmu012_write: Bad channel\n");
  242. s->tstr = value;
  243. return;
  244. }
  245. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
  246. s->tocr = value & (1 << 0);
  247. }
  248. }
  249. static CPUReadMemoryFunc * const tmu012_readfn[] = {
  250. tmu012_read,
  251. tmu012_read,
  252. tmu012_read
  253. };
  254. static CPUWriteMemoryFunc * const tmu012_writefn[] = {
  255. tmu012_write,
  256. tmu012_write,
  257. tmu012_write
  258. };
  259. void tmu012_init(target_phys_addr_t base, int feat, uint32_t freq,
  260. qemu_irq ch0_irq, qemu_irq ch1_irq,
  261. qemu_irq ch2_irq0, qemu_irq ch2_irq1)
  262. {
  263. int iomemtype;
  264. tmu012_state *s;
  265. int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
  266. s = (tmu012_state *)qemu_mallocz(sizeof(tmu012_state));
  267. s->feat = feat;
  268. s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
  269. s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
  270. if (feat & TMU012_FEAT_3CHAN)
  271. s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
  272. ch2_irq0); /* ch2_irq1 not supported */
  273. iomemtype = cpu_register_io_memory(tmu012_readfn,
  274. tmu012_writefn, s,
  275. DEVICE_NATIVE_ENDIAN);
  276. cpu_register_physical_memory(P4ADDR(base), 0x00001000, iomemtype);
  277. cpu_register_physical_memory(A7ADDR(base), 0x00001000, iomemtype);
  278. /* ??? Save/restore. */
  279. }