pxa2xx_lcd.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. * Intel XScale PXA255/270 LCDC emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPLv2.
  8. */
  9. #include "hw.h"
  10. #include "console.h"
  11. #include "pxa.h"
  12. #include "pixel_ops.h"
  13. /* FIXME: For graphic_rotate. Should probably be done in common code. */
  14. #include "sysemu.h"
  15. #include "framebuffer.h"
  16. struct DMAChannel {
  17. target_phys_addr_t branch;
  18. uint8_t up;
  19. uint8_t palette[1024];
  20. uint8_t pbuffer[1024];
  21. void (*redraw)(PXA2xxLCDState *s, target_phys_addr_t addr,
  22. int *miny, int *maxy);
  23. target_phys_addr_t descriptor;
  24. target_phys_addr_t source;
  25. uint32_t id;
  26. uint32_t command;
  27. };
  28. struct PXA2xxLCDState {
  29. qemu_irq irq;
  30. int irqlevel;
  31. int invalidated;
  32. DisplayState *ds;
  33. drawfn *line_fn[2];
  34. int dest_width;
  35. int xres, yres;
  36. int pal_for;
  37. int transp;
  38. enum {
  39. pxa_lcdc_2bpp = 1,
  40. pxa_lcdc_4bpp = 2,
  41. pxa_lcdc_8bpp = 3,
  42. pxa_lcdc_16bpp = 4,
  43. pxa_lcdc_18bpp = 5,
  44. pxa_lcdc_18pbpp = 6,
  45. pxa_lcdc_19bpp = 7,
  46. pxa_lcdc_19pbpp = 8,
  47. pxa_lcdc_24bpp = 9,
  48. pxa_lcdc_25bpp = 10,
  49. } bpp;
  50. uint32_t control[6];
  51. uint32_t status[2];
  52. uint32_t ovl1c[2];
  53. uint32_t ovl2c[2];
  54. uint32_t ccr;
  55. uint32_t cmdcr;
  56. uint32_t trgbr;
  57. uint32_t tcr;
  58. uint32_t liidr;
  59. uint8_t bscntr;
  60. struct DMAChannel dma_ch[7];
  61. qemu_irq vsync_cb;
  62. int orientation;
  63. };
  64. typedef struct __attribute__ ((__packed__)) {
  65. uint32_t fdaddr;
  66. uint32_t fsaddr;
  67. uint32_t fidr;
  68. uint32_t ldcmd;
  69. } PXAFrameDescriptor;
  70. #define LCCR0 0x000 /* LCD Controller Control register 0 */
  71. #define LCCR1 0x004 /* LCD Controller Control register 1 */
  72. #define LCCR2 0x008 /* LCD Controller Control register 2 */
  73. #define LCCR3 0x00c /* LCD Controller Control register 3 */
  74. #define LCCR4 0x010 /* LCD Controller Control register 4 */
  75. #define LCCR5 0x014 /* LCD Controller Control register 5 */
  76. #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */
  77. #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */
  78. #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */
  79. #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */
  80. #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */
  81. #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */
  82. #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */
  83. #define LCSR1 0x034 /* LCD Controller Status register 1 */
  84. #define LCSR0 0x038 /* LCD Controller Status register 0 */
  85. #define LIIDR 0x03c /* LCD Controller Interrupt ID register */
  86. #define TRGBR 0x040 /* TMED RGB Seed register */
  87. #define TCR 0x044 /* TMED Control register */
  88. #define OVL1C1 0x050 /* Overlay 1 Control register 1 */
  89. #define OVL1C2 0x060 /* Overlay 1 Control register 2 */
  90. #define OVL2C1 0x070 /* Overlay 2 Control register 1 */
  91. #define OVL2C2 0x080 /* Overlay 2 Control register 2 */
  92. #define CCR 0x090 /* Cursor Control register */
  93. #define CMDCR 0x100 /* Command Control register */
  94. #define PRSR 0x104 /* Panel Read Status register */
  95. #define PXA_LCDDMA_CHANS 7
  96. #define DMA_FDADR 0x00 /* Frame Descriptor Address register */
  97. #define DMA_FSADR 0x04 /* Frame Source Address register */
  98. #define DMA_FIDR 0x08 /* Frame ID register */
  99. #define DMA_LDCMD 0x0c /* Command register */
  100. /* LCD Buffer Strength Control register */
  101. #define BSCNTR 0x04000054
  102. /* Bitfield masks */
  103. #define LCCR0_ENB (1 << 0)
  104. #define LCCR0_CMS (1 << 1)
  105. #define LCCR0_SDS (1 << 2)
  106. #define LCCR0_LDM (1 << 3)
  107. #define LCCR0_SOFM0 (1 << 4)
  108. #define LCCR0_IUM (1 << 5)
  109. #define LCCR0_EOFM0 (1 << 6)
  110. #define LCCR0_PAS (1 << 7)
  111. #define LCCR0_DPD (1 << 9)
  112. #define LCCR0_DIS (1 << 10)
  113. #define LCCR0_QDM (1 << 11)
  114. #define LCCR0_PDD (0xff << 12)
  115. #define LCCR0_BSM0 (1 << 20)
  116. #define LCCR0_OUM (1 << 21)
  117. #define LCCR0_LCDT (1 << 22)
  118. #define LCCR0_RDSTM (1 << 23)
  119. #define LCCR0_CMDIM (1 << 24)
  120. #define LCCR0_OUC (1 << 25)
  121. #define LCCR0_LDDALT (1 << 26)
  122. #define LCCR1_PPL(x) ((x) & 0x3ff)
  123. #define LCCR2_LPP(x) ((x) & 0x3ff)
  124. #define LCCR3_API (15 << 16)
  125. #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8))
  126. #define LCCR3_PDFOR(x) (((x) >> 30) & 3)
  127. #define LCCR4_K1(x) (((x) >> 0) & 7)
  128. #define LCCR4_K2(x) (((x) >> 3) & 7)
  129. #define LCCR4_K3(x) (((x) >> 6) & 7)
  130. #define LCCR4_PALFOR(x) (((x) >> 15) & 3)
  131. #define LCCR5_SOFM(ch) (1 << (ch - 1))
  132. #define LCCR5_EOFM(ch) (1 << (ch + 7))
  133. #define LCCR5_BSM(ch) (1 << (ch + 15))
  134. #define LCCR5_IUM(ch) (1 << (ch + 23))
  135. #define OVLC1_EN (1 << 31)
  136. #define CCR_CEN (1 << 31)
  137. #define FBR_BRA (1 << 0)
  138. #define FBR_BINT (1 << 1)
  139. #define FBR_SRCADDR (0xfffffff << 4)
  140. #define LCSR0_LDD (1 << 0)
  141. #define LCSR0_SOF0 (1 << 1)
  142. #define LCSR0_BER (1 << 2)
  143. #define LCSR0_ABC (1 << 3)
  144. #define LCSR0_IU0 (1 << 4)
  145. #define LCSR0_IU1 (1 << 5)
  146. #define LCSR0_OU (1 << 6)
  147. #define LCSR0_QD (1 << 7)
  148. #define LCSR0_EOF0 (1 << 8)
  149. #define LCSR0_BS0 (1 << 9)
  150. #define LCSR0_SINT (1 << 10)
  151. #define LCSR0_RDST (1 << 11)
  152. #define LCSR0_CMDINT (1 << 12)
  153. #define LCSR0_BERCH(x) (((x) & 7) << 28)
  154. #define LCSR1_SOF(ch) (1 << (ch - 1))
  155. #define LCSR1_EOF(ch) (1 << (ch + 7))
  156. #define LCSR1_BS(ch) (1 << (ch + 15))
  157. #define LCSR1_IU(ch) (1 << (ch + 23))
  158. #define LDCMD_LENGTH(x) ((x) & 0x001ffffc)
  159. #define LDCMD_EOFINT (1 << 21)
  160. #define LDCMD_SOFINT (1 << 22)
  161. #define LDCMD_PAL (1 << 26)
  162. /* Route internal interrupt lines to the global IC */
  163. static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s)
  164. {
  165. int level = 0;
  166. level |= (s->status[0] & LCSR0_LDD) && !(s->control[0] & LCCR0_LDM);
  167. level |= (s->status[0] & LCSR0_SOF0) && !(s->control[0] & LCCR0_SOFM0);
  168. level |= (s->status[0] & LCSR0_IU0) && !(s->control[0] & LCCR0_IUM);
  169. level |= (s->status[0] & LCSR0_IU1) && !(s->control[5] & LCCR5_IUM(1));
  170. level |= (s->status[0] & LCSR0_OU) && !(s->control[0] & LCCR0_OUM);
  171. level |= (s->status[0] & LCSR0_QD) && !(s->control[0] & LCCR0_QDM);
  172. level |= (s->status[0] & LCSR0_EOF0) && !(s->control[0] & LCCR0_EOFM0);
  173. level |= (s->status[0] & LCSR0_BS0) && !(s->control[0] & LCCR0_BSM0);
  174. level |= (s->status[0] & LCSR0_RDST) && !(s->control[0] & LCCR0_RDSTM);
  175. level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
  176. level |= (s->status[1] & ~s->control[5]);
  177. qemu_set_irq(s->irq, !!level);
  178. s->irqlevel = level;
  179. }
  180. /* Set Branch Status interrupt high and poke associated registers */
  181. static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch)
  182. {
  183. int unmasked;
  184. if (ch == 0) {
  185. s->status[0] |= LCSR0_BS0;
  186. unmasked = !(s->control[0] & LCCR0_BSM0);
  187. } else {
  188. s->status[1] |= LCSR1_BS(ch);
  189. unmasked = !(s->control[5] & LCCR5_BSM(ch));
  190. }
  191. if (unmasked) {
  192. if (s->irqlevel)
  193. s->status[0] |= LCSR0_SINT;
  194. else
  195. s->liidr = s->dma_ch[ch].id;
  196. }
  197. }
  198. /* Set Start Of Frame Status interrupt high and poke associated registers */
  199. static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch)
  200. {
  201. int unmasked;
  202. if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
  203. return;
  204. if (ch == 0) {
  205. s->status[0] |= LCSR0_SOF0;
  206. unmasked = !(s->control[0] & LCCR0_SOFM0);
  207. } else {
  208. s->status[1] |= LCSR1_SOF(ch);
  209. unmasked = !(s->control[5] & LCCR5_SOFM(ch));
  210. }
  211. if (unmasked) {
  212. if (s->irqlevel)
  213. s->status[0] |= LCSR0_SINT;
  214. else
  215. s->liidr = s->dma_ch[ch].id;
  216. }
  217. }
  218. /* Set End Of Frame Status interrupt high and poke associated registers */
  219. static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch)
  220. {
  221. int unmasked;
  222. if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
  223. return;
  224. if (ch == 0) {
  225. s->status[0] |= LCSR0_EOF0;
  226. unmasked = !(s->control[0] & LCCR0_EOFM0);
  227. } else {
  228. s->status[1] |= LCSR1_EOF(ch);
  229. unmasked = !(s->control[5] & LCCR5_EOFM(ch));
  230. }
  231. if (unmasked) {
  232. if (s->irqlevel)
  233. s->status[0] |= LCSR0_SINT;
  234. else
  235. s->liidr = s->dma_ch[ch].id;
  236. }
  237. }
  238. /* Set Bus Error Status interrupt high and poke associated registers */
  239. static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch)
  240. {
  241. s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
  242. if (s->irqlevel)
  243. s->status[0] |= LCSR0_SINT;
  244. else
  245. s->liidr = s->dma_ch[ch].id;
  246. }
  247. /* Set Read Status interrupt high and poke associated registers */
  248. static inline void pxa2xx_dma_rdst_set(PXA2xxLCDState *s)
  249. {
  250. s->status[0] |= LCSR0_RDST;
  251. if (s->irqlevel && !(s->control[0] & LCCR0_RDSTM))
  252. s->status[0] |= LCSR0_SINT;
  253. }
  254. /* Load new Frame Descriptors from DMA */
  255. static void pxa2xx_descriptor_load(PXA2xxLCDState *s)
  256. {
  257. PXAFrameDescriptor desc;
  258. target_phys_addr_t descptr;
  259. int i;
  260. for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
  261. s->dma_ch[i].source = 0;
  262. if (!s->dma_ch[i].up)
  263. continue;
  264. if (s->dma_ch[i].branch & FBR_BRA) {
  265. descptr = s->dma_ch[i].branch & FBR_SRCADDR;
  266. if (s->dma_ch[i].branch & FBR_BINT)
  267. pxa2xx_dma_bs_set(s, i);
  268. s->dma_ch[i].branch &= ~FBR_BRA;
  269. } else
  270. descptr = s->dma_ch[i].descriptor;
  271. if (!(descptr >= PXA2XX_SDRAM_BASE && descptr +
  272. sizeof(desc) <= PXA2XX_SDRAM_BASE + ram_size))
  273. continue;
  274. cpu_physical_memory_read(descptr, (void *)&desc, sizeof(desc));
  275. s->dma_ch[i].descriptor = tswap32(desc.fdaddr);
  276. s->dma_ch[i].source = tswap32(desc.fsaddr);
  277. s->dma_ch[i].id = tswap32(desc.fidr);
  278. s->dma_ch[i].command = tswap32(desc.ldcmd);
  279. }
  280. }
  281. static uint32_t pxa2xx_lcdc_read(void *opaque, target_phys_addr_t offset)
  282. {
  283. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  284. int ch;
  285. switch (offset) {
  286. case LCCR0:
  287. return s->control[0];
  288. case LCCR1:
  289. return s->control[1];
  290. case LCCR2:
  291. return s->control[2];
  292. case LCCR3:
  293. return s->control[3];
  294. case LCCR4:
  295. return s->control[4];
  296. case LCCR5:
  297. return s->control[5];
  298. case OVL1C1:
  299. return s->ovl1c[0];
  300. case OVL1C2:
  301. return s->ovl1c[1];
  302. case OVL2C1:
  303. return s->ovl2c[0];
  304. case OVL2C2:
  305. return s->ovl2c[1];
  306. case CCR:
  307. return s->ccr;
  308. case CMDCR:
  309. return s->cmdcr;
  310. case TRGBR:
  311. return s->trgbr;
  312. case TCR:
  313. return s->tcr;
  314. case 0x200 ... 0x1000: /* DMA per-channel registers */
  315. ch = (offset - 0x200) >> 4;
  316. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  317. goto fail;
  318. switch (offset & 0xf) {
  319. case DMA_FDADR:
  320. return s->dma_ch[ch].descriptor;
  321. case DMA_FSADR:
  322. return s->dma_ch[ch].source;
  323. case DMA_FIDR:
  324. return s->dma_ch[ch].id;
  325. case DMA_LDCMD:
  326. return s->dma_ch[ch].command;
  327. default:
  328. goto fail;
  329. }
  330. case FBR0:
  331. return s->dma_ch[0].branch;
  332. case FBR1:
  333. return s->dma_ch[1].branch;
  334. case FBR2:
  335. return s->dma_ch[2].branch;
  336. case FBR3:
  337. return s->dma_ch[3].branch;
  338. case FBR4:
  339. return s->dma_ch[4].branch;
  340. case FBR5:
  341. return s->dma_ch[5].branch;
  342. case FBR6:
  343. return s->dma_ch[6].branch;
  344. case BSCNTR:
  345. return s->bscntr;
  346. case PRSR:
  347. return 0;
  348. case LCSR0:
  349. return s->status[0];
  350. case LCSR1:
  351. return s->status[1];
  352. case LIIDR:
  353. return s->liidr;
  354. default:
  355. fail:
  356. hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  357. }
  358. return 0;
  359. }
  360. static void pxa2xx_lcdc_write(void *opaque,
  361. target_phys_addr_t offset, uint32_t value)
  362. {
  363. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  364. int ch;
  365. switch (offset) {
  366. case LCCR0:
  367. /* ACK Quick Disable done */
  368. if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
  369. s->status[0] |= LCSR0_QD;
  370. if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
  371. printf("%s: internal frame buffer unsupported\n", __FUNCTION__);
  372. if ((s->control[3] & LCCR3_API) &&
  373. (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
  374. s->status[0] |= LCSR0_ABC;
  375. s->control[0] = value & 0x07ffffff;
  376. pxa2xx_lcdc_int_update(s);
  377. s->dma_ch[0].up = !!(value & LCCR0_ENB);
  378. s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
  379. break;
  380. case LCCR1:
  381. s->control[1] = value;
  382. break;
  383. case LCCR2:
  384. s->control[2] = value;
  385. break;
  386. case LCCR3:
  387. s->control[3] = value & 0xefffffff;
  388. s->bpp = LCCR3_BPP(value);
  389. break;
  390. case LCCR4:
  391. s->control[4] = value & 0x83ff81ff;
  392. break;
  393. case LCCR5:
  394. s->control[5] = value & 0x3f3f3f3f;
  395. break;
  396. case OVL1C1:
  397. if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
  398. printf("%s: Overlay 1 not supported\n", __FUNCTION__);
  399. s->ovl1c[0] = value & 0x80ffffff;
  400. s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
  401. break;
  402. case OVL1C2:
  403. s->ovl1c[1] = value & 0x000fffff;
  404. break;
  405. case OVL2C1:
  406. if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
  407. printf("%s: Overlay 2 not supported\n", __FUNCTION__);
  408. s->ovl2c[0] = value & 0x80ffffff;
  409. s->dma_ch[2].up = !!(value & OVLC1_EN);
  410. s->dma_ch[3].up = !!(value & OVLC1_EN);
  411. s->dma_ch[4].up = !!(value & OVLC1_EN);
  412. break;
  413. case OVL2C2:
  414. s->ovl2c[1] = value & 0x007fffff;
  415. break;
  416. case CCR:
  417. if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
  418. printf("%s: Hardware cursor unimplemented\n", __FUNCTION__);
  419. s->ccr = value & 0x81ffffe7;
  420. s->dma_ch[5].up = !!(value & CCR_CEN);
  421. break;
  422. case CMDCR:
  423. s->cmdcr = value & 0xff;
  424. break;
  425. case TRGBR:
  426. s->trgbr = value & 0x00ffffff;
  427. break;
  428. case TCR:
  429. s->tcr = value & 0x7fff;
  430. break;
  431. case 0x200 ... 0x1000: /* DMA per-channel registers */
  432. ch = (offset - 0x200) >> 4;
  433. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  434. goto fail;
  435. switch (offset & 0xf) {
  436. case DMA_FDADR:
  437. s->dma_ch[ch].descriptor = value & 0xfffffff0;
  438. break;
  439. default:
  440. goto fail;
  441. }
  442. break;
  443. case FBR0:
  444. s->dma_ch[0].branch = value & 0xfffffff3;
  445. break;
  446. case FBR1:
  447. s->dma_ch[1].branch = value & 0xfffffff3;
  448. break;
  449. case FBR2:
  450. s->dma_ch[2].branch = value & 0xfffffff3;
  451. break;
  452. case FBR3:
  453. s->dma_ch[3].branch = value & 0xfffffff3;
  454. break;
  455. case FBR4:
  456. s->dma_ch[4].branch = value & 0xfffffff3;
  457. break;
  458. case FBR5:
  459. s->dma_ch[5].branch = value & 0xfffffff3;
  460. break;
  461. case FBR6:
  462. s->dma_ch[6].branch = value & 0xfffffff3;
  463. break;
  464. case BSCNTR:
  465. s->bscntr = value & 0xf;
  466. break;
  467. case PRSR:
  468. break;
  469. case LCSR0:
  470. s->status[0] &= ~(value & 0xfff);
  471. if (value & LCSR0_BER)
  472. s->status[0] &= ~LCSR0_BERCH(7);
  473. break;
  474. case LCSR1:
  475. s->status[1] &= ~(value & 0x3e3f3f);
  476. break;
  477. default:
  478. fail:
  479. hw_error("%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  480. }
  481. }
  482. static CPUReadMemoryFunc * const pxa2xx_lcdc_readfn[] = {
  483. pxa2xx_lcdc_read,
  484. pxa2xx_lcdc_read,
  485. pxa2xx_lcdc_read
  486. };
  487. static CPUWriteMemoryFunc * const pxa2xx_lcdc_writefn[] = {
  488. pxa2xx_lcdc_write,
  489. pxa2xx_lcdc_write,
  490. pxa2xx_lcdc_write
  491. };
  492. /* Load new palette for a given DMA channel, convert to internal format */
  493. static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp)
  494. {
  495. int i, n, format, r, g, b, alpha;
  496. uint32_t *dest, *src;
  497. s->pal_for = LCCR4_PALFOR(s->control[4]);
  498. format = s->pal_for;
  499. switch (bpp) {
  500. case pxa_lcdc_2bpp:
  501. n = 4;
  502. break;
  503. case pxa_lcdc_4bpp:
  504. n = 16;
  505. break;
  506. case pxa_lcdc_8bpp:
  507. n = 256;
  508. break;
  509. default:
  510. format = 0;
  511. return;
  512. }
  513. src = (uint32_t *) s->dma_ch[ch].pbuffer;
  514. dest = (uint32_t *) s->dma_ch[ch].palette;
  515. alpha = r = g = b = 0;
  516. for (i = 0; i < n; i ++) {
  517. switch (format) {
  518. case 0: /* 16 bpp, no transparency */
  519. alpha = 0;
  520. if (s->control[0] & LCCR0_CMS)
  521. r = g = b = *src & 0xff;
  522. else {
  523. r = (*src & 0xf800) >> 8;
  524. g = (*src & 0x07e0) >> 3;
  525. b = (*src & 0x001f) << 3;
  526. }
  527. break;
  528. case 1: /* 16 bpp plus transparency */
  529. alpha = *src & (1 << 24);
  530. if (s->control[0] & LCCR0_CMS)
  531. r = g = b = *src & 0xff;
  532. else {
  533. r = (*src & 0xf800) >> 8;
  534. g = (*src & 0x07e0) >> 3;
  535. b = (*src & 0x001f) << 3;
  536. }
  537. break;
  538. case 2: /* 18 bpp plus transparency */
  539. alpha = *src & (1 << 24);
  540. if (s->control[0] & LCCR0_CMS)
  541. r = g = b = *src & 0xff;
  542. else {
  543. r = (*src & 0xf80000) >> 16;
  544. g = (*src & 0x00fc00) >> 8;
  545. b = (*src & 0x0000f8);
  546. }
  547. break;
  548. case 3: /* 24 bpp plus transparency */
  549. alpha = *src & (1 << 24);
  550. if (s->control[0] & LCCR0_CMS)
  551. r = g = b = *src & 0xff;
  552. else {
  553. r = (*src & 0xff0000) >> 16;
  554. g = (*src & 0x00ff00) >> 8;
  555. b = (*src & 0x0000ff);
  556. }
  557. break;
  558. }
  559. switch (ds_get_bits_per_pixel(s->ds)) {
  560. case 8:
  561. *dest = rgb_to_pixel8(r, g, b) | alpha;
  562. break;
  563. case 15:
  564. *dest = rgb_to_pixel15(r, g, b) | alpha;
  565. break;
  566. case 16:
  567. *dest = rgb_to_pixel16(r, g, b) | alpha;
  568. break;
  569. case 24:
  570. *dest = rgb_to_pixel24(r, g, b) | alpha;
  571. break;
  572. case 32:
  573. *dest = rgb_to_pixel32(r, g, b) | alpha;
  574. break;
  575. }
  576. src ++;
  577. dest ++;
  578. }
  579. }
  580. static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s,
  581. target_phys_addr_t addr, int *miny, int *maxy)
  582. {
  583. int src_width, dest_width;
  584. drawfn fn = NULL;
  585. if (s->dest_width)
  586. fn = s->line_fn[s->transp][s->bpp];
  587. if (!fn)
  588. return;
  589. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  590. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  591. src_width *= 3;
  592. else if (s->bpp > pxa_lcdc_16bpp)
  593. src_width *= 4;
  594. else if (s->bpp > pxa_lcdc_8bpp)
  595. src_width *= 2;
  596. dest_width = s->xres * s->dest_width;
  597. *miny = 0;
  598. framebuffer_update_display(s->ds,
  599. addr, s->xres, s->yres,
  600. src_width, dest_width, s->dest_width,
  601. s->invalidated,
  602. fn, s->dma_ch[0].palette, miny, maxy);
  603. }
  604. static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s,
  605. target_phys_addr_t addr, int *miny, int *maxy)
  606. {
  607. int src_width, dest_width;
  608. drawfn fn = NULL;
  609. if (s->dest_width)
  610. fn = s->line_fn[s->transp][s->bpp];
  611. if (!fn)
  612. return;
  613. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  614. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  615. src_width *= 3;
  616. else if (s->bpp > pxa_lcdc_16bpp)
  617. src_width *= 4;
  618. else if (s->bpp > pxa_lcdc_8bpp)
  619. src_width *= 2;
  620. dest_width = s->yres * s->dest_width;
  621. *miny = 0;
  622. framebuffer_update_display(s->ds,
  623. addr, s->xres, s->yres,
  624. src_width, s->dest_width, -dest_width,
  625. s->invalidated,
  626. fn, s->dma_ch[0].palette,
  627. miny, maxy);
  628. }
  629. static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s,
  630. target_phys_addr_t addr, int *miny, int *maxy)
  631. {
  632. int src_width, dest_width;
  633. drawfn fn = NULL;
  634. if (s->dest_width) {
  635. fn = s->line_fn[s->transp][s->bpp];
  636. }
  637. if (!fn) {
  638. return;
  639. }
  640. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  641. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  642. src_width *= 3;
  643. } else if (s->bpp > pxa_lcdc_16bpp) {
  644. src_width *= 4;
  645. } else if (s->bpp > pxa_lcdc_8bpp) {
  646. src_width *= 2;
  647. }
  648. dest_width = s->xres * s->dest_width;
  649. *miny = 0;
  650. framebuffer_update_display(s->ds,
  651. addr, s->xres, s->yres,
  652. src_width, -dest_width, -s->dest_width,
  653. s->invalidated,
  654. fn, s->dma_ch[0].palette, miny, maxy);
  655. }
  656. static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s,
  657. target_phys_addr_t addr, int *miny, int *maxy)
  658. {
  659. int src_width, dest_width;
  660. drawfn fn = NULL;
  661. if (s->dest_width) {
  662. fn = s->line_fn[s->transp][s->bpp];
  663. }
  664. if (!fn) {
  665. return;
  666. }
  667. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  668. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) {
  669. src_width *= 3;
  670. } else if (s->bpp > pxa_lcdc_16bpp) {
  671. src_width *= 4;
  672. } else if (s->bpp > pxa_lcdc_8bpp) {
  673. src_width *= 2;
  674. }
  675. dest_width = s->yres * s->dest_width;
  676. *miny = 0;
  677. framebuffer_update_display(s->ds,
  678. addr, s->xres, s->yres,
  679. src_width, -s->dest_width, dest_width,
  680. s->invalidated,
  681. fn, s->dma_ch[0].palette,
  682. miny, maxy);
  683. }
  684. static void pxa2xx_lcdc_resize(PXA2xxLCDState *s)
  685. {
  686. int width, height;
  687. if (!(s->control[0] & LCCR0_ENB))
  688. return;
  689. width = LCCR1_PPL(s->control[1]) + 1;
  690. height = LCCR2_LPP(s->control[2]) + 1;
  691. if (width != s->xres || height != s->yres) {
  692. if (s->orientation == 90 || s->orientation == 270) {
  693. qemu_console_resize(s->ds, height, width);
  694. } else {
  695. qemu_console_resize(s->ds, width, height);
  696. }
  697. s->invalidated = 1;
  698. s->xres = width;
  699. s->yres = height;
  700. }
  701. }
  702. static void pxa2xx_update_display(void *opaque)
  703. {
  704. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  705. target_phys_addr_t fbptr;
  706. int miny, maxy;
  707. int ch;
  708. if (!(s->control[0] & LCCR0_ENB))
  709. return;
  710. pxa2xx_descriptor_load(s);
  711. pxa2xx_lcdc_resize(s);
  712. miny = s->yres;
  713. maxy = 0;
  714. s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
  715. /* Note: With overlay planes the order depends on LCCR0 bit 25. */
  716. for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
  717. if (s->dma_ch[ch].up) {
  718. if (!s->dma_ch[ch].source) {
  719. pxa2xx_dma_ber_set(s, ch);
  720. continue;
  721. }
  722. fbptr = s->dma_ch[ch].source;
  723. if (!(fbptr >= PXA2XX_SDRAM_BASE &&
  724. fbptr <= PXA2XX_SDRAM_BASE + ram_size)) {
  725. pxa2xx_dma_ber_set(s, ch);
  726. continue;
  727. }
  728. if (s->dma_ch[ch].command & LDCMD_PAL) {
  729. cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer,
  730. MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
  731. sizeof(s->dma_ch[ch].pbuffer)));
  732. pxa2xx_palette_parse(s, ch, s->bpp);
  733. } else {
  734. /* Do we need to reparse palette */
  735. if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
  736. pxa2xx_palette_parse(s, ch, s->bpp);
  737. /* ACK frame start */
  738. pxa2xx_dma_sof_set(s, ch);
  739. s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy);
  740. s->invalidated = 0;
  741. /* ACK frame completed */
  742. pxa2xx_dma_eof_set(s, ch);
  743. }
  744. }
  745. if (s->control[0] & LCCR0_DIS) {
  746. /* ACK last frame completed */
  747. s->control[0] &= ~LCCR0_ENB;
  748. s->status[0] |= LCSR0_LDD;
  749. }
  750. if (miny >= 0) {
  751. switch (s->orientation) {
  752. case 0:
  753. dpy_update(s->ds, 0, miny, s->xres, maxy - miny + 1);
  754. break;
  755. case 90:
  756. dpy_update(s->ds, miny, 0, maxy - miny + 1, s->xres);
  757. break;
  758. case 180:
  759. maxy = s->yres - maxy - 1;
  760. miny = s->yres - miny - 1;
  761. dpy_update(s->ds, 0, maxy, s->xres, miny - maxy + 1);
  762. break;
  763. case 270:
  764. maxy = s->yres - maxy - 1;
  765. miny = s->yres - miny - 1;
  766. dpy_update(s->ds, maxy, 0, miny - maxy + 1, s->xres);
  767. break;
  768. }
  769. }
  770. pxa2xx_lcdc_int_update(s);
  771. qemu_irq_raise(s->vsync_cb);
  772. }
  773. static void pxa2xx_invalidate_display(void *opaque)
  774. {
  775. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  776. s->invalidated = 1;
  777. }
  778. static void pxa2xx_screen_dump(void *opaque, const char *filename)
  779. {
  780. /* TODO */
  781. }
  782. static void pxa2xx_lcdc_orientation(void *opaque, int angle)
  783. {
  784. PXA2xxLCDState *s = (PXA2xxLCDState *) opaque;
  785. switch (angle) {
  786. case 0:
  787. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0;
  788. break;
  789. case 90:
  790. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90;
  791. break;
  792. case 180:
  793. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180;
  794. break;
  795. case 270:
  796. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270;
  797. break;
  798. }
  799. s->orientation = angle;
  800. s->xres = s->yres = -1;
  801. pxa2xx_lcdc_resize(s);
  802. }
  803. static const VMStateDescription vmstate_dma_channel = {
  804. .name = "dma_channel",
  805. .version_id = 0,
  806. .minimum_version_id = 0,
  807. .minimum_version_id_old = 0,
  808. .fields = (VMStateField[]) {
  809. VMSTATE_UINTTL(branch, struct DMAChannel),
  810. VMSTATE_UINT8(up, struct DMAChannel),
  811. VMSTATE_BUFFER(pbuffer, struct DMAChannel),
  812. VMSTATE_UINTTL(descriptor, struct DMAChannel),
  813. VMSTATE_UINTTL(source, struct DMAChannel),
  814. VMSTATE_UINT32(id, struct DMAChannel),
  815. VMSTATE_UINT32(command, struct DMAChannel),
  816. VMSTATE_END_OF_LIST()
  817. }
  818. };
  819. static int pxa2xx_lcdc_post_load(void *opaque, int version_id)
  820. {
  821. PXA2xxLCDState *s = opaque;
  822. s->bpp = LCCR3_BPP(s->control[3]);
  823. s->xres = s->yres = s->pal_for = -1;
  824. return 0;
  825. }
  826. static const VMStateDescription vmstate_pxa2xx_lcdc = {
  827. .name = "pxa2xx_lcdc",
  828. .version_id = 0,
  829. .minimum_version_id = 0,
  830. .minimum_version_id_old = 0,
  831. .post_load = pxa2xx_lcdc_post_load,
  832. .fields = (VMStateField[]) {
  833. VMSTATE_INT32(irqlevel, PXA2xxLCDState),
  834. VMSTATE_INT32(transp, PXA2xxLCDState),
  835. VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6),
  836. VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2),
  837. VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2),
  838. VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2),
  839. VMSTATE_UINT32(ccr, PXA2xxLCDState),
  840. VMSTATE_UINT32(cmdcr, PXA2xxLCDState),
  841. VMSTATE_UINT32(trgbr, PXA2xxLCDState),
  842. VMSTATE_UINT32(tcr, PXA2xxLCDState),
  843. VMSTATE_UINT32(liidr, PXA2xxLCDState),
  844. VMSTATE_UINT8(bscntr, PXA2xxLCDState),
  845. VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0,
  846. vmstate_dma_channel, struct DMAChannel),
  847. VMSTATE_END_OF_LIST()
  848. }
  849. };
  850. #define BITS 8
  851. #include "pxa2xx_template.h"
  852. #define BITS 15
  853. #include "pxa2xx_template.h"
  854. #define BITS 16
  855. #include "pxa2xx_template.h"
  856. #define BITS 24
  857. #include "pxa2xx_template.h"
  858. #define BITS 32
  859. #include "pxa2xx_template.h"
  860. PXA2xxLCDState *pxa2xx_lcdc_init(target_phys_addr_t base, qemu_irq irq)
  861. {
  862. int iomemtype;
  863. PXA2xxLCDState *s;
  864. s = (PXA2xxLCDState *) qemu_mallocz(sizeof(PXA2xxLCDState));
  865. s->invalidated = 1;
  866. s->irq = irq;
  867. pxa2xx_lcdc_orientation(s, graphic_rotate);
  868. iomemtype = cpu_register_io_memory(pxa2xx_lcdc_readfn,
  869. pxa2xx_lcdc_writefn, s, DEVICE_NATIVE_ENDIAN);
  870. cpu_register_physical_memory(base, 0x00100000, iomemtype);
  871. s->ds = graphic_console_init(pxa2xx_update_display,
  872. pxa2xx_invalidate_display,
  873. pxa2xx_screen_dump, NULL, s);
  874. switch (ds_get_bits_per_pixel(s->ds)) {
  875. case 0:
  876. s->dest_width = 0;
  877. break;
  878. case 8:
  879. s->line_fn[0] = pxa2xx_draw_fn_8;
  880. s->line_fn[1] = pxa2xx_draw_fn_8t;
  881. s->dest_width = 1;
  882. break;
  883. case 15:
  884. s->line_fn[0] = pxa2xx_draw_fn_15;
  885. s->line_fn[1] = pxa2xx_draw_fn_15t;
  886. s->dest_width = 2;
  887. break;
  888. case 16:
  889. s->line_fn[0] = pxa2xx_draw_fn_16;
  890. s->line_fn[1] = pxa2xx_draw_fn_16t;
  891. s->dest_width = 2;
  892. break;
  893. case 24:
  894. s->line_fn[0] = pxa2xx_draw_fn_24;
  895. s->line_fn[1] = pxa2xx_draw_fn_24t;
  896. s->dest_width = 3;
  897. break;
  898. case 32:
  899. s->line_fn[0] = pxa2xx_draw_fn_32;
  900. s->line_fn[1] = pxa2xx_draw_fn_32t;
  901. s->dest_width = 4;
  902. break;
  903. default:
  904. fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__);
  905. exit(1);
  906. }
  907. vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s);
  908. return s;
  909. }
  910. void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler)
  911. {
  912. s->vsync_cb = handler;
  913. }