pxa.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179
  1. /*
  2. * Intel XScale PXA255/270 processor support.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GNU GPL v2.
  8. */
  9. #ifndef PXA_H
  10. # define PXA_H "pxa.h"
  11. /* Interrupt numbers */
  12. # define PXA2XX_PIC_SSP3 0
  13. # define PXA2XX_PIC_USBH2 2
  14. # define PXA2XX_PIC_USBH1 3
  15. # define PXA2XX_PIC_KEYPAD 4
  16. # define PXA2XX_PIC_PWRI2C 6
  17. # define PXA25X_PIC_HWUART 7
  18. # define PXA27X_PIC_OST_4_11 7
  19. # define PXA2XX_PIC_GPIO_0 8
  20. # define PXA2XX_PIC_GPIO_1 9
  21. # define PXA2XX_PIC_GPIO_X 10
  22. # define PXA2XX_PIC_I2S 13
  23. # define PXA26X_PIC_ASSP 15
  24. # define PXA25X_PIC_NSSP 16
  25. # define PXA27X_PIC_SSP2 16
  26. # define PXA2XX_PIC_LCD 17
  27. # define PXA2XX_PIC_I2C 18
  28. # define PXA2XX_PIC_ICP 19
  29. # define PXA2XX_PIC_STUART 20
  30. # define PXA2XX_PIC_BTUART 21
  31. # define PXA2XX_PIC_FFUART 22
  32. # define PXA2XX_PIC_MMC 23
  33. # define PXA2XX_PIC_SSP 24
  34. # define PXA2XX_PIC_DMA 25
  35. # define PXA2XX_PIC_OST_0 26
  36. # define PXA2XX_PIC_RTC1HZ 30
  37. # define PXA2XX_PIC_RTCALARM 31
  38. /* DMA requests */
  39. # define PXA2XX_RX_RQ_I2S 2
  40. # define PXA2XX_TX_RQ_I2S 3
  41. # define PXA2XX_RX_RQ_BTUART 4
  42. # define PXA2XX_TX_RQ_BTUART 5
  43. # define PXA2XX_RX_RQ_FFUART 6
  44. # define PXA2XX_TX_RQ_FFUART 7
  45. # define PXA2XX_RX_RQ_SSP1 13
  46. # define PXA2XX_TX_RQ_SSP1 14
  47. # define PXA2XX_RX_RQ_SSP2 15
  48. # define PXA2XX_TX_RQ_SSP2 16
  49. # define PXA2XX_RX_RQ_ICP 17
  50. # define PXA2XX_TX_RQ_ICP 18
  51. # define PXA2XX_RX_RQ_STUART 19
  52. # define PXA2XX_TX_RQ_STUART 20
  53. # define PXA2XX_RX_RQ_MMCI 21
  54. # define PXA2XX_TX_RQ_MMCI 22
  55. # define PXA2XX_USB_RQ(x) ((x) + 24)
  56. # define PXA2XX_RX_RQ_SSP3 66
  57. # define PXA2XX_TX_RQ_SSP3 67
  58. # define PXA2XX_SDRAM_BASE 0xa0000000
  59. # define PXA2XX_INTERNAL_BASE 0x5c000000
  60. # define PXA2XX_INTERNAL_SIZE 0x40000
  61. /* pxa2xx_pic.c */
  62. DeviceState *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env);
  63. /* pxa2xx_gpio.c */
  64. DeviceState *pxa2xx_gpio_init(target_phys_addr_t base,
  65. CPUState *env, DeviceState *pic, int lines);
  66. void pxa2xx_gpio_read_notifier(DeviceState *dev, qemu_irq handler);
  67. /* pxa2xx_dma.c */
  68. DeviceState *pxa255_dma_init(target_phys_addr_t base, qemu_irq irq);
  69. DeviceState *pxa27x_dma_init(target_phys_addr_t base, qemu_irq irq);
  70. /* pxa2xx_lcd.c */
  71. typedef struct PXA2xxLCDState PXA2xxLCDState;
  72. PXA2xxLCDState *pxa2xx_lcdc_init(target_phys_addr_t base,
  73. qemu_irq irq);
  74. void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler);
  75. void pxa2xx_lcdc_oritentation(void *opaque, int angle);
  76. /* pxa2xx_mmci.c */
  77. typedef struct PXA2xxMMCIState PXA2xxMMCIState;
  78. PXA2xxMMCIState *pxa2xx_mmci_init(target_phys_addr_t base,
  79. BlockDriverState *bd, qemu_irq irq,
  80. qemu_irq rx_dma, qemu_irq tx_dma);
  81. void pxa2xx_mmci_handlers(PXA2xxMMCIState *s, qemu_irq readonly,
  82. qemu_irq coverswitch);
  83. /* pxa2xx_pcmcia.c */
  84. typedef struct PXA2xxPCMCIAState PXA2xxPCMCIAState;
  85. PXA2xxPCMCIAState *pxa2xx_pcmcia_init(target_phys_addr_t base);
  86. int pxa2xx_pcmcia_attach(void *opaque, PCMCIACardState *card);
  87. int pxa2xx_pcmcia_dettach(void *opaque);
  88. void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
  89. /* pxa2xx_keypad.c */
  90. struct keymap {
  91. int column;
  92. int row;
  93. };
  94. typedef struct PXA2xxKeyPadState PXA2xxKeyPadState;
  95. PXA2xxKeyPadState *pxa27x_keypad_init(target_phys_addr_t base,
  96. qemu_irq irq);
  97. void pxa27x_register_keypad(PXA2xxKeyPadState *kp, struct keymap *map,
  98. int size);
  99. /* pxa2xx.c */
  100. typedef struct PXA2xxI2CState PXA2xxI2CState;
  101. PXA2xxI2CState *pxa2xx_i2c_init(target_phys_addr_t base,
  102. qemu_irq irq, uint32_t page_size);
  103. i2c_bus *pxa2xx_i2c_bus(PXA2xxI2CState *s);
  104. typedef struct PXA2xxI2SState PXA2xxI2SState;
  105. typedef struct PXA2xxFIrState PXA2xxFIrState;
  106. typedef struct {
  107. CPUState *env;
  108. DeviceState *pic;
  109. qemu_irq reset;
  110. DeviceState *dma;
  111. DeviceState *gpio;
  112. PXA2xxLCDState *lcd;
  113. SSIBus **ssp;
  114. PXA2xxI2CState *i2c[2];
  115. PXA2xxMMCIState *mmc;
  116. PXA2xxPCMCIAState *pcmcia[2];
  117. PXA2xxI2SState *i2s;
  118. PXA2xxFIrState *fir;
  119. PXA2xxKeyPadState *kp;
  120. /* Power management */
  121. target_phys_addr_t pm_base;
  122. uint32_t pm_regs[0x40];
  123. /* Clock management */
  124. target_phys_addr_t cm_base;
  125. uint32_t cm_regs[4];
  126. uint32_t clkcfg;
  127. /* Memory management */
  128. target_phys_addr_t mm_base;
  129. uint32_t mm_regs[0x1a];
  130. /* Performance monitoring */
  131. uint32_t pmnc;
  132. } PXA2xxState;
  133. struct PXA2xxI2SState {
  134. qemu_irq irq;
  135. qemu_irq rx_dma;
  136. qemu_irq tx_dma;
  137. void (*data_req)(void *, int, int);
  138. uint32_t control[2];
  139. uint32_t status;
  140. uint32_t mask;
  141. uint32_t clk;
  142. int enable;
  143. int rx_len;
  144. int tx_len;
  145. void (*codec_out)(void *, uint32_t);
  146. uint32_t (*codec_in)(void *);
  147. void *opaque;
  148. int fifo_len;
  149. uint32_t fifo[16];
  150. };
  151. # define PA_FMT "0x%08lx"
  152. # define REG_FMT "0x" TARGET_FMT_plx
  153. PXA2xxState *pxa270_init(unsigned int sdram_size, const char *revision);
  154. PXA2xxState *pxa255_init(unsigned int sdram_size);
  155. #endif /* PXA_H */