prep_pci.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144
  1. /*
  2. * QEMU PREP PCI host
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "pci.h"
  26. #include "pci_host.h"
  27. #include "prep_pci.h"
  28. typedef PCIHostState PREPPCIState;
  29. static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr)
  30. {
  31. int i;
  32. for(i = 0; i < 11; i++) {
  33. if ((addr & (1 << (11 + i))) != 0)
  34. break;
  35. }
  36. return (addr & 0x7ff) | (i << 11);
  37. }
  38. static void PPC_PCIIO_writeb (void *opaque, target_phys_addr_t addr, uint32_t val)
  39. {
  40. PREPPCIState *s = opaque;
  41. pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 1);
  42. }
  43. static void PPC_PCIIO_writew (void *opaque, target_phys_addr_t addr, uint32_t val)
  44. {
  45. PREPPCIState *s = opaque;
  46. val = bswap16(val);
  47. pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 2);
  48. }
  49. static void PPC_PCIIO_writel (void *opaque, target_phys_addr_t addr, uint32_t val)
  50. {
  51. PREPPCIState *s = opaque;
  52. val = bswap32(val);
  53. pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 4);
  54. }
  55. static uint32_t PPC_PCIIO_readb (void *opaque, target_phys_addr_t addr)
  56. {
  57. PREPPCIState *s = opaque;
  58. uint32_t val;
  59. val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 1);
  60. return val;
  61. }
  62. static uint32_t PPC_PCIIO_readw (void *opaque, target_phys_addr_t addr)
  63. {
  64. PREPPCIState *s = opaque;
  65. uint32_t val;
  66. val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 2);
  67. val = bswap16(val);
  68. return val;
  69. }
  70. static uint32_t PPC_PCIIO_readl (void *opaque, target_phys_addr_t addr)
  71. {
  72. PREPPCIState *s = opaque;
  73. uint32_t val;
  74. val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 4);
  75. val = bswap32(val);
  76. return val;
  77. }
  78. static CPUWriteMemoryFunc * const PPC_PCIIO_write[] = {
  79. &PPC_PCIIO_writeb,
  80. &PPC_PCIIO_writew,
  81. &PPC_PCIIO_writel,
  82. };
  83. static CPUReadMemoryFunc * const PPC_PCIIO_read[] = {
  84. &PPC_PCIIO_readb,
  85. &PPC_PCIIO_readw,
  86. &PPC_PCIIO_readl,
  87. };
  88. static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
  89. {
  90. return (irq_num + (pci_dev->devfn >> 3)) & 1;
  91. }
  92. static void prep_set_irq(void *opaque, int irq_num, int level)
  93. {
  94. qemu_irq *pic = opaque;
  95. qemu_set_irq(pic[(irq_num & 1) ? 11 : 9] , level);
  96. }
  97. PCIBus *pci_prep_init(qemu_irq *pic)
  98. {
  99. PREPPCIState *s;
  100. PCIDevice *d;
  101. int PPC_io_memory;
  102. s = qemu_mallocz(sizeof(PREPPCIState));
  103. s->bus = pci_register_bus(NULL, "pci",
  104. prep_set_irq, prep_map_irq, pic, 0, 4);
  105. pci_host_conf_register_ioport(0xcf8, s);
  106. pci_host_data_register_ioport(0xcfc, s);
  107. PPC_io_memory = cpu_register_io_memory(PPC_PCIIO_read,
  108. PPC_PCIIO_write, s,
  109. DEVICE_NATIVE_ENDIAN);
  110. cpu_register_physical_memory(0x80800000, 0x00400000, PPC_io_memory);
  111. /* PCI host bridge */
  112. d = pci_register_device(s->bus, "PREP Host Bridge - Motorola Raven",
  113. sizeof(PCIDevice), 0, NULL, NULL);
  114. pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_MOTOROLA);
  115. pci_config_set_device_id(d->config, PCI_DEVICE_ID_MOTOROLA_RAVEN);
  116. d->config[0x08] = 0x00; // revision
  117. pci_config_set_class(d->config, PCI_CLASS_BRIDGE_HOST);
  118. d->config[0x0C] = 0x08; // cache_line_size
  119. d->config[0x0D] = 0x10; // latency_timer
  120. d->config[0x34] = 0x00; // capabilities_pointer
  121. return s->bus;
  122. }