ppce500_pci.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * QEMU PowerPC E500 embedded processors pci controller emulation
  3. *
  4. * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
  5. *
  6. * Author: Yu Liu, <yu.liu@freescale.com>
  7. *
  8. * This file is derived from hw/ppc4xx_pci.c,
  9. * the copyright for that material belongs to the original owners.
  10. *
  11. * This is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include "hw.h"
  17. #include "pci.h"
  18. #include "pci_host.h"
  19. #include "bswap.h"
  20. #ifdef DEBUG_PCI
  21. #define pci_debug(fmt, ...) fprintf(stderr, fmt, ## __VA_ARGS__)
  22. #else
  23. #define pci_debug(fmt, ...)
  24. #endif
  25. #define PCIE500_CFGADDR 0x0
  26. #define PCIE500_CFGDATA 0x4
  27. #define PCIE500_REG_BASE 0xC00
  28. #define PCIE500_ALL_SIZE 0x1000
  29. #define PCIE500_REG_SIZE (PCIE500_ALL_SIZE - PCIE500_REG_BASE)
  30. #define PPCE500_PCI_CONFIG_ADDR 0x0
  31. #define PPCE500_PCI_CONFIG_DATA 0x4
  32. #define PPCE500_PCI_INTACK 0x8
  33. #define PPCE500_PCI_OW1 (0xC20 - PCIE500_REG_BASE)
  34. #define PPCE500_PCI_OW2 (0xC40 - PCIE500_REG_BASE)
  35. #define PPCE500_PCI_OW3 (0xC60 - PCIE500_REG_BASE)
  36. #define PPCE500_PCI_OW4 (0xC80 - PCIE500_REG_BASE)
  37. #define PPCE500_PCI_IW3 (0xDA0 - PCIE500_REG_BASE)
  38. #define PPCE500_PCI_IW2 (0xDC0 - PCIE500_REG_BASE)
  39. #define PPCE500_PCI_IW1 (0xDE0 - PCIE500_REG_BASE)
  40. #define PPCE500_PCI_GASKET_TIMR (0xE20 - PCIE500_REG_BASE)
  41. #define PCI_POTAR 0x0
  42. #define PCI_POTEAR 0x4
  43. #define PCI_POWBAR 0x8
  44. #define PCI_POWAR 0x10
  45. #define PCI_PITAR 0x0
  46. #define PCI_PIWBAR 0x8
  47. #define PCI_PIWBEAR 0xC
  48. #define PCI_PIWAR 0x10
  49. #define PPCE500_PCI_NR_POBS 5
  50. #define PPCE500_PCI_NR_PIBS 3
  51. struct pci_outbound {
  52. uint32_t potar;
  53. uint32_t potear;
  54. uint32_t powbar;
  55. uint32_t powar;
  56. };
  57. struct pci_inbound {
  58. uint32_t pitar;
  59. uint32_t piwbar;
  60. uint32_t piwbear;
  61. uint32_t piwar;
  62. };
  63. struct PPCE500PCIState {
  64. PCIHostState pci_state;
  65. struct pci_outbound pob[PPCE500_PCI_NR_POBS];
  66. struct pci_inbound pib[PPCE500_PCI_NR_PIBS];
  67. uint32_t gasket_time;
  68. qemu_irq irq[4];
  69. /* mmio maps */
  70. int cfgaddr;
  71. int cfgdata;
  72. int reg;
  73. };
  74. typedef struct PPCE500PCIState PPCE500PCIState;
  75. static uint32_t pci_reg_read4(void *opaque, target_phys_addr_t addr)
  76. {
  77. PPCE500PCIState *pci = opaque;
  78. unsigned long win;
  79. uint32_t value = 0;
  80. win = addr & 0xfe0;
  81. switch (win) {
  82. case PPCE500_PCI_OW1:
  83. case PPCE500_PCI_OW2:
  84. case PPCE500_PCI_OW3:
  85. case PPCE500_PCI_OW4:
  86. switch (addr & 0xC) {
  87. case PCI_POTAR: value = pci->pob[(addr >> 5) & 0x7].potar; break;
  88. case PCI_POTEAR: value = pci->pob[(addr >> 5) & 0x7].potear; break;
  89. case PCI_POWBAR: value = pci->pob[(addr >> 5) & 0x7].powbar; break;
  90. case PCI_POWAR: value = pci->pob[(addr >> 5) & 0x7].powar; break;
  91. default: break;
  92. }
  93. break;
  94. case PPCE500_PCI_IW3:
  95. case PPCE500_PCI_IW2:
  96. case PPCE500_PCI_IW1:
  97. switch (addr & 0xC) {
  98. case PCI_PITAR: value = pci->pib[(addr >> 5) & 0x3].pitar; break;
  99. case PCI_PIWBAR: value = pci->pib[(addr >> 5) & 0x3].piwbar; break;
  100. case PCI_PIWBEAR: value = pci->pib[(addr >> 5) & 0x3].piwbear; break;
  101. case PCI_PIWAR: value = pci->pib[(addr >> 5) & 0x3].piwar; break;
  102. default: break;
  103. };
  104. break;
  105. case PPCE500_PCI_GASKET_TIMR:
  106. value = pci->gasket_time;
  107. break;
  108. default:
  109. break;
  110. }
  111. pci_debug("%s: win:%lx(addr:" TARGET_FMT_plx ") -> value:%x\n", __func__,
  112. win, addr, value);
  113. return value;
  114. }
  115. static CPUReadMemoryFunc * const e500_pci_reg_read[] = {
  116. &pci_reg_read4,
  117. &pci_reg_read4,
  118. &pci_reg_read4,
  119. };
  120. static void pci_reg_write4(void *opaque, target_phys_addr_t addr,
  121. uint32_t value)
  122. {
  123. PPCE500PCIState *pci = opaque;
  124. unsigned long win;
  125. win = addr & 0xfe0;
  126. pci_debug("%s: value:%x -> win:%lx(addr:" TARGET_FMT_plx ")\n",
  127. __func__, value, win, addr);
  128. switch (win) {
  129. case PPCE500_PCI_OW1:
  130. case PPCE500_PCI_OW2:
  131. case PPCE500_PCI_OW3:
  132. case PPCE500_PCI_OW4:
  133. switch (addr & 0xC) {
  134. case PCI_POTAR: pci->pob[(addr >> 5) & 0x7].potar = value; break;
  135. case PCI_POTEAR: pci->pob[(addr >> 5) & 0x7].potear = value; break;
  136. case PCI_POWBAR: pci->pob[(addr >> 5) & 0x7].powbar = value; break;
  137. case PCI_POWAR: pci->pob[(addr >> 5) & 0x7].powar = value; break;
  138. default: break;
  139. };
  140. break;
  141. case PPCE500_PCI_IW3:
  142. case PPCE500_PCI_IW2:
  143. case PPCE500_PCI_IW1:
  144. switch (addr & 0xC) {
  145. case PCI_PITAR: pci->pib[(addr >> 5) & 0x3].pitar = value; break;
  146. case PCI_PIWBAR: pci->pib[(addr >> 5) & 0x3].piwbar = value; break;
  147. case PCI_PIWBEAR: pci->pib[(addr >> 5) & 0x3].piwbear = value; break;
  148. case PCI_PIWAR: pci->pib[(addr >> 5) & 0x3].piwar = value; break;
  149. default: break;
  150. };
  151. break;
  152. case PPCE500_PCI_GASKET_TIMR:
  153. pci->gasket_time = value;
  154. break;
  155. default:
  156. break;
  157. };
  158. }
  159. static CPUWriteMemoryFunc * const e500_pci_reg_write[] = {
  160. &pci_reg_write4,
  161. &pci_reg_write4,
  162. &pci_reg_write4,
  163. };
  164. static int mpc85xx_pci_map_irq(PCIDevice *pci_dev, int irq_num)
  165. {
  166. int devno = pci_dev->devfn >> 3, ret = 0;
  167. switch (devno) {
  168. /* Two PCI slot */
  169. case 0x11:
  170. case 0x12:
  171. ret = (irq_num + devno - 0x10) % 4;
  172. break;
  173. default:
  174. printf("Error:%s:unknown dev number\n", __func__);
  175. }
  176. pci_debug("%s: devfn %x irq %d -> %d devno:%x\n", __func__,
  177. pci_dev->devfn, irq_num, ret, devno);
  178. return ret;
  179. }
  180. static void mpc85xx_pci_set_irq(void *opaque, int irq_num, int level)
  181. {
  182. qemu_irq *pic = opaque;
  183. pci_debug("%s: PCI irq %d, level:%d\n", __func__, irq_num, level);
  184. qemu_set_irq(pic[irq_num], level);
  185. }
  186. static const VMStateDescription vmstate_pci_outbound = {
  187. .name = "pci_outbound",
  188. .version_id = 0,
  189. .minimum_version_id = 0,
  190. .minimum_version_id_old = 0,
  191. .fields = (VMStateField[]) {
  192. VMSTATE_UINT32(potar, struct pci_outbound),
  193. VMSTATE_UINT32(potear, struct pci_outbound),
  194. VMSTATE_UINT32(powbar, struct pci_outbound),
  195. VMSTATE_UINT32(powar, struct pci_outbound),
  196. VMSTATE_END_OF_LIST()
  197. }
  198. };
  199. static const VMStateDescription vmstate_pci_inbound = {
  200. .name = "pci_inbound",
  201. .version_id = 0,
  202. .minimum_version_id = 0,
  203. .minimum_version_id_old = 0,
  204. .fields = (VMStateField[]) {
  205. VMSTATE_UINT32(pitar, struct pci_inbound),
  206. VMSTATE_UINT32(piwbar, struct pci_inbound),
  207. VMSTATE_UINT32(piwbear, struct pci_inbound),
  208. VMSTATE_UINT32(piwar, struct pci_inbound),
  209. VMSTATE_END_OF_LIST()
  210. }
  211. };
  212. static const VMStateDescription vmstate_ppce500_pci = {
  213. .name = "ppce500_pci",
  214. .version_id = 1,
  215. .minimum_version_id = 1,
  216. .minimum_version_id_old = 1,
  217. .fields = (VMStateField[]) {
  218. VMSTATE_STRUCT_ARRAY(pob, PPCE500PCIState, PPCE500_PCI_NR_POBS, 1,
  219. vmstate_pci_outbound, struct pci_outbound),
  220. VMSTATE_STRUCT_ARRAY(pib, PPCE500PCIState, PPCE500_PCI_NR_PIBS, 1,
  221. vmstate_pci_outbound, struct pci_inbound),
  222. VMSTATE_UINT32(gasket_time, PPCE500PCIState),
  223. VMSTATE_END_OF_LIST()
  224. }
  225. };
  226. static void e500_pci_map(SysBusDevice *dev, target_phys_addr_t base)
  227. {
  228. PCIHostState *h = FROM_SYSBUS(PCIHostState, sysbus_from_qdev(dev));
  229. PPCE500PCIState *s = DO_UPCAST(PPCE500PCIState, pci_state, h);
  230. cpu_register_physical_memory(base + PCIE500_CFGADDR, 4, s->cfgaddr);
  231. cpu_register_physical_memory(base + PCIE500_CFGDATA, 4, s->cfgdata);
  232. cpu_register_physical_memory(base + PCIE500_REG_BASE, PCIE500_REG_SIZE,
  233. s->reg);
  234. }
  235. static int e500_pcihost_initfn(SysBusDevice *dev)
  236. {
  237. PCIHostState *h;
  238. PPCE500PCIState *s;
  239. PCIBus *b;
  240. int i;
  241. h = FROM_SYSBUS(PCIHostState, sysbus_from_qdev(dev));
  242. s = DO_UPCAST(PPCE500PCIState, pci_state, h);
  243. for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
  244. sysbus_init_irq(dev, &s->irq[i]);
  245. }
  246. b = pci_register_bus(&s->pci_state.busdev.qdev, NULL, mpc85xx_pci_set_irq,
  247. mpc85xx_pci_map_irq, s->irq, PCI_DEVFN(0x11, 0), 4);
  248. s->pci_state.bus = b;
  249. pci_create_simple(b, 0, "e500-host-bridge");
  250. s->cfgaddr = pci_host_conf_register_mmio(&s->pci_state, DEVICE_BIG_ENDIAN);
  251. s->cfgdata = pci_host_data_register_mmio(&s->pci_state,
  252. DEVICE_LITTLE_ENDIAN);
  253. s->reg = cpu_register_io_memory(e500_pci_reg_read, e500_pci_reg_write, s,
  254. DEVICE_BIG_ENDIAN);
  255. sysbus_init_mmio_cb(dev, PCIE500_ALL_SIZE, e500_pci_map);
  256. return 0;
  257. }
  258. static PCIDeviceInfo e500_host_bridge_info = {
  259. .qdev.name = "e500-host-bridge",
  260. .qdev.desc = "Host bridge",
  261. .qdev.size = sizeof(PCIDevice),
  262. .vendor_id = PCI_VENDOR_ID_FREESCALE,
  263. .device_id = PCI_DEVICE_ID_MPC8533E,
  264. .class_id = PCI_CLASS_PROCESSOR_POWERPC,
  265. };
  266. static SysBusDeviceInfo e500_pcihost_info = {
  267. .init = e500_pcihost_initfn,
  268. .qdev.name = "e500-pcihost",
  269. .qdev.size = sizeof(PPCE500PCIState),
  270. .qdev.vmsd = &vmstate_ppce500_pci,
  271. };
  272. static void e500_pci_register(void)
  273. {
  274. sysbus_register_withprop(&e500_pcihost_info);
  275. pci_qdev_register(&e500_host_bridge_info);
  276. }
  277. device_init(e500_pci_register);