pl061.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * Arm PrimeCell PL061 General Purpose IO with additional
  3. * Luminary Micro Stellaris bits.
  4. *
  5. * Copyright (c) 2007 CodeSourcery.
  6. * Written by Paul Brook
  7. *
  8. * This code is licensed under the GPL.
  9. */
  10. #include "sysbus.h"
  11. //#define DEBUG_PL061 1
  12. #ifdef DEBUG_PL061
  13. #define DPRINTF(fmt, ...) \
  14. do { printf("pl061: " fmt , ## __VA_ARGS__); } while (0)
  15. #define BADF(fmt, ...) \
  16. do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__); exit(1);} while (0)
  17. #else
  18. #define DPRINTF(fmt, ...) do {} while(0)
  19. #define BADF(fmt, ...) \
  20. do { fprintf(stderr, "pl061: error: " fmt , ## __VA_ARGS__);} while (0)
  21. #endif
  22. static const uint8_t pl061_id[12] =
  23. { 0x00, 0x00, 0x00, 0x00, 0x61, 0x10, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 };
  24. static const uint8_t pl061_id_luminary[12] =
  25. { 0x00, 0x00, 0x00, 0x00, 0x61, 0x00, 0x18, 0x01, 0x0d, 0xf0, 0x05, 0xb1 };
  26. typedef struct {
  27. SysBusDevice busdev;
  28. int locked;
  29. uint8_t data;
  30. uint8_t old_data;
  31. uint8_t dir;
  32. uint8_t isense;
  33. uint8_t ibe;
  34. uint8_t iev;
  35. uint8_t im;
  36. uint8_t istate;
  37. uint8_t afsel;
  38. uint8_t dr2r;
  39. uint8_t dr4r;
  40. uint8_t dr8r;
  41. uint8_t odr;
  42. uint8_t pur;
  43. uint8_t pdr;
  44. uint8_t slr;
  45. uint8_t den;
  46. uint8_t cr;
  47. uint8_t float_high;
  48. qemu_irq irq;
  49. qemu_irq out[8];
  50. const unsigned char *id;
  51. } pl061_state;
  52. static void pl061_update(pl061_state *s)
  53. {
  54. uint8_t changed;
  55. uint8_t mask;
  56. uint8_t out;
  57. int i;
  58. /* Outputs float high. */
  59. /* FIXME: This is board dependent. */
  60. out = (s->data & s->dir) | ~s->dir;
  61. changed = s->old_data ^ out;
  62. if (!changed)
  63. return;
  64. s->old_data = out;
  65. for (i = 0; i < 8; i++) {
  66. mask = 1 << i;
  67. if ((changed & mask) && s->out) {
  68. DPRINTF("Set output %d = %d\n", i, (out & mask) != 0);
  69. qemu_set_irq(s->out[i], (out & mask) != 0);
  70. }
  71. }
  72. /* FIXME: Implement input interrupts. */
  73. }
  74. static uint32_t pl061_read(void *opaque, target_phys_addr_t offset)
  75. {
  76. pl061_state *s = (pl061_state *)opaque;
  77. if (offset >= 0xfd0 && offset < 0x1000) {
  78. return s->id[(offset - 0xfd0) >> 2];
  79. }
  80. if (offset < 0x400) {
  81. return s->data & (offset >> 2);
  82. }
  83. switch (offset) {
  84. case 0x400: /* Direction */
  85. return s->dir;
  86. case 0x404: /* Interrupt sense */
  87. return s->isense;
  88. case 0x408: /* Interrupt both edges */
  89. return s->ibe;
  90. case 0x40c: /* Interrupt event */
  91. return s->iev;
  92. case 0x410: /* Interrupt mask */
  93. return s->im;
  94. case 0x414: /* Raw interrupt status */
  95. return s->istate;
  96. case 0x418: /* Masked interrupt status */
  97. return s->istate | s->im;
  98. case 0x420: /* Alternate function select */
  99. return s->afsel;
  100. case 0x500: /* 2mA drive */
  101. return s->dr2r;
  102. case 0x504: /* 4mA drive */
  103. return s->dr4r;
  104. case 0x508: /* 8mA drive */
  105. return s->dr8r;
  106. case 0x50c: /* Open drain */
  107. return s->odr;
  108. case 0x510: /* Pull-up */
  109. return s->pur;
  110. case 0x514: /* Pull-down */
  111. return s->pdr;
  112. case 0x518: /* Slew rate control */
  113. return s->slr;
  114. case 0x51c: /* Digital enable */
  115. return s->den;
  116. case 0x520: /* Lock */
  117. return s->locked;
  118. case 0x524: /* Commit */
  119. return s->cr;
  120. default:
  121. hw_error("pl061_read: Bad offset %x\n", (int)offset);
  122. return 0;
  123. }
  124. }
  125. static void pl061_write(void *opaque, target_phys_addr_t offset,
  126. uint32_t value)
  127. {
  128. pl061_state *s = (pl061_state *)opaque;
  129. uint8_t mask;
  130. if (offset < 0x400) {
  131. mask = (offset >> 2) & s->dir;
  132. s->data = (s->data & ~mask) | (value & mask);
  133. pl061_update(s);
  134. return;
  135. }
  136. switch (offset) {
  137. case 0x400: /* Direction */
  138. s->dir = value;
  139. break;
  140. case 0x404: /* Interrupt sense */
  141. s->isense = value;
  142. break;
  143. case 0x408: /* Interrupt both edges */
  144. s->ibe = value;
  145. break;
  146. case 0x40c: /* Interrupt event */
  147. s->iev = value;
  148. break;
  149. case 0x410: /* Interrupt mask */
  150. s->im = value;
  151. break;
  152. case 0x41c: /* Interrupt clear */
  153. s->istate &= ~value;
  154. break;
  155. case 0x420: /* Alternate function select */
  156. mask = s->cr;
  157. s->afsel = (s->afsel & ~mask) | (value & mask);
  158. break;
  159. case 0x500: /* 2mA drive */
  160. s->dr2r = value;
  161. break;
  162. case 0x504: /* 4mA drive */
  163. s->dr4r = value;
  164. break;
  165. case 0x508: /* 8mA drive */
  166. s->dr8r = value;
  167. break;
  168. case 0x50c: /* Open drain */
  169. s->odr = value;
  170. break;
  171. case 0x510: /* Pull-up */
  172. s->pur = value;
  173. break;
  174. case 0x514: /* Pull-down */
  175. s->pdr = value;
  176. break;
  177. case 0x518: /* Slew rate control */
  178. s->slr = value;
  179. break;
  180. case 0x51c: /* Digital enable */
  181. s->den = value;
  182. break;
  183. case 0x520: /* Lock */
  184. s->locked = (value != 0xacce551);
  185. break;
  186. case 0x524: /* Commit */
  187. if (!s->locked)
  188. s->cr = value;
  189. break;
  190. default:
  191. hw_error("pl061_write: Bad offset %x\n", (int)offset);
  192. }
  193. pl061_update(s);
  194. }
  195. static void pl061_reset(pl061_state *s)
  196. {
  197. s->locked = 1;
  198. s->cr = 0xff;
  199. }
  200. static void pl061_set_irq(void * opaque, int irq, int level)
  201. {
  202. pl061_state *s = (pl061_state *)opaque;
  203. uint8_t mask;
  204. mask = 1 << irq;
  205. if ((s->dir & mask) == 0) {
  206. s->data &= ~mask;
  207. if (level)
  208. s->data |= mask;
  209. pl061_update(s);
  210. }
  211. }
  212. static CPUReadMemoryFunc * const pl061_readfn[] = {
  213. pl061_read,
  214. pl061_read,
  215. pl061_read
  216. };
  217. static CPUWriteMemoryFunc * const pl061_writefn[] = {
  218. pl061_write,
  219. pl061_write,
  220. pl061_write
  221. };
  222. static void pl061_save(QEMUFile *f, void *opaque)
  223. {
  224. pl061_state *s = (pl061_state *)opaque;
  225. qemu_put_be32(f, s->locked);
  226. qemu_put_be32(f, s->data);
  227. qemu_put_be32(f, s->old_data);
  228. qemu_put_be32(f, s->dir);
  229. qemu_put_be32(f, s->isense);
  230. qemu_put_be32(f, s->ibe);
  231. qemu_put_be32(f, s->iev);
  232. qemu_put_be32(f, s->im);
  233. qemu_put_be32(f, s->istate);
  234. qemu_put_be32(f, s->afsel);
  235. qemu_put_be32(f, s->dr2r);
  236. qemu_put_be32(f, s->dr4r);
  237. qemu_put_be32(f, s->dr8r);
  238. qemu_put_be32(f, s->odr);
  239. qemu_put_be32(f, s->pur);
  240. qemu_put_be32(f, s->pdr);
  241. qemu_put_be32(f, s->slr);
  242. qemu_put_be32(f, s->den);
  243. qemu_put_be32(f, s->cr);
  244. qemu_put_be32(f, s->float_high);
  245. }
  246. static int pl061_load(QEMUFile *f, void *opaque, int version_id)
  247. {
  248. pl061_state *s = (pl061_state *)opaque;
  249. if (version_id != 1)
  250. return -EINVAL;
  251. s->locked = qemu_get_be32(f);
  252. s->data = qemu_get_be32(f);
  253. s->old_data = qemu_get_be32(f);
  254. s->dir = qemu_get_be32(f);
  255. s->isense = qemu_get_be32(f);
  256. s->ibe = qemu_get_be32(f);
  257. s->iev = qemu_get_be32(f);
  258. s->im = qemu_get_be32(f);
  259. s->istate = qemu_get_be32(f);
  260. s->afsel = qemu_get_be32(f);
  261. s->dr2r = qemu_get_be32(f);
  262. s->dr4r = qemu_get_be32(f);
  263. s->dr8r = qemu_get_be32(f);
  264. s->odr = qemu_get_be32(f);
  265. s->pur = qemu_get_be32(f);
  266. s->pdr = qemu_get_be32(f);
  267. s->slr = qemu_get_be32(f);
  268. s->den = qemu_get_be32(f);
  269. s->cr = qemu_get_be32(f);
  270. s->float_high = qemu_get_be32(f);
  271. return 0;
  272. }
  273. static int pl061_init(SysBusDevice *dev, const unsigned char *id)
  274. {
  275. int iomemtype;
  276. pl061_state *s = FROM_SYSBUS(pl061_state, dev);
  277. s->id = id;
  278. iomemtype = cpu_register_io_memory(pl061_readfn,
  279. pl061_writefn, s,
  280. DEVICE_NATIVE_ENDIAN);
  281. sysbus_init_mmio(dev, 0x1000, iomemtype);
  282. sysbus_init_irq(dev, &s->irq);
  283. qdev_init_gpio_in(&dev->qdev, pl061_set_irq, 8);
  284. qdev_init_gpio_out(&dev->qdev, s->out, 8);
  285. pl061_reset(s);
  286. register_savevm(&dev->qdev, "pl061_gpio", -1, 1, pl061_save, pl061_load, s);
  287. return 0;
  288. }
  289. static int pl061_init_luminary(SysBusDevice *dev)
  290. {
  291. return pl061_init(dev, pl061_id_luminary);
  292. }
  293. static int pl061_init_arm(SysBusDevice *dev)
  294. {
  295. return pl061_init(dev, pl061_id);
  296. }
  297. static void pl061_register_devices(void)
  298. {
  299. sysbus_register_dev("pl061", sizeof(pl061_state),
  300. pl061_init_arm);
  301. sysbus_register_dev("pl061_luminary", sizeof(pl061_state),
  302. pl061_init_luminary);
  303. }
  304. device_init(pl061_register_devices)