piix_pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502
  1. /*
  2. * QEMU i440FX/PIIX3 PCI Bridge Emulation
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "pc.h"
  26. #include "pci.h"
  27. #include "pci_host.h"
  28. #include "isa.h"
  29. #include "sysbus.h"
  30. #include "range.h"
  31. #include "xen.h"
  32. /*
  33. * I440FX chipset data sheet.
  34. * http://download.intel.com/design/chipsets/datashts/29054901.pdf
  35. */
  36. typedef PCIHostState I440FXState;
  37. #define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */
  38. #define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */
  39. #define XEN_PIIX_NUM_PIRQS 128ULL
  40. #define PIIX_PIRQC 0x60
  41. typedef struct PIIX3State {
  42. PCIDevice dev;
  43. /*
  44. * bitmap to track pic levels.
  45. * The pic level is the logical OR of all the PCI irqs mapped to it
  46. * So one PIC level is tracked by PIIX_NUM_PIRQS bits.
  47. *
  48. * PIRQ is mapped to PIC pins, we track it by
  49. * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with
  50. * pic_irq * PIIX_NUM_PIRQS + pirq
  51. */
  52. #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
  53. #error "unable to encode pic state in 64bit in pic_levels."
  54. #endif
  55. uint64_t pic_levels;
  56. qemu_irq *pic;
  57. /* This member isn't used. Just for save/load compatibility */
  58. int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
  59. } PIIX3State;
  60. struct PCII440FXState {
  61. PCIDevice dev;
  62. target_phys_addr_t isa_page_descs[384 / 4];
  63. uint8_t smm_enabled;
  64. PIIX3State *piix3;
  65. };
  66. #define I440FX_PAM 0x59
  67. #define I440FX_PAM_SIZE 7
  68. #define I440FX_SMRAM 0x72
  69. static void piix3_set_irq(void *opaque, int pirq, int level);
  70. static void piix3_write_config_xen(PCIDevice *dev,
  71. uint32_t address, uint32_t val, int len);
  72. /* return the global irq number corresponding to a given device irq
  73. pin. We could also use the bus number to have a more precise
  74. mapping. */
  75. static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
  76. {
  77. int slot_addend;
  78. slot_addend = (pci_dev->devfn >> 3) - 1;
  79. return (pci_intx + slot_addend) & 3;
  80. }
  81. static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r)
  82. {
  83. uint32_t addr;
  84. // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
  85. switch(r) {
  86. case 3:
  87. /* RAM */
  88. cpu_register_physical_memory(start, end - start,
  89. start);
  90. break;
  91. case 1:
  92. /* ROM (XXX: not quite correct) */
  93. cpu_register_physical_memory(start, end - start,
  94. start | IO_MEM_ROM);
  95. break;
  96. case 2:
  97. case 0:
  98. /* XXX: should distinguish read/write cases */
  99. for(addr = start; addr < end; addr += 4096) {
  100. cpu_register_physical_memory(addr, 4096,
  101. d->isa_page_descs[(addr - 0xa0000) >> 12]);
  102. }
  103. break;
  104. }
  105. }
  106. static void i440fx_update_memory_mappings(PCII440FXState *d)
  107. {
  108. int i, r;
  109. uint32_t smram, addr;
  110. update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3);
  111. for(i = 0; i < 12; i++) {
  112. r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3;
  113. update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r);
  114. }
  115. smram = d->dev.config[I440FX_SMRAM];
  116. if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
  117. cpu_register_physical_memory(0xa0000, 0x20000, 0xa0000);
  118. } else {
  119. for(addr = 0xa0000; addr < 0xc0000; addr += 4096) {
  120. cpu_register_physical_memory(addr, 4096,
  121. d->isa_page_descs[(addr - 0xa0000) >> 12]);
  122. }
  123. }
  124. }
  125. static void i440fx_set_smm(int val, void *arg)
  126. {
  127. PCII440FXState *d = arg;
  128. val = (val != 0);
  129. if (d->smm_enabled != val) {
  130. d->smm_enabled = val;
  131. i440fx_update_memory_mappings(d);
  132. }
  133. }
  134. /* XXX: suppress when better memory API. We make the assumption that
  135. no device (in particular the VGA) changes the memory mappings in
  136. the 0xa0000-0x100000 range */
  137. void i440fx_init_memory_mappings(PCII440FXState *d)
  138. {
  139. int i;
  140. for(i = 0; i < 96; i++) {
  141. d->isa_page_descs[i] = cpu_get_physical_page_desc(0xa0000 + i * 0x1000);
  142. }
  143. }
  144. static void i440fx_write_config(PCIDevice *dev,
  145. uint32_t address, uint32_t val, int len)
  146. {
  147. PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
  148. /* XXX: implement SMRAM.D_LOCK */
  149. pci_default_write_config(dev, address, val, len);
  150. if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
  151. range_covers_byte(address, len, I440FX_SMRAM)) {
  152. i440fx_update_memory_mappings(d);
  153. }
  154. }
  155. static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
  156. {
  157. PCII440FXState *d = opaque;
  158. int ret, i;
  159. ret = pci_device_load(&d->dev, f);
  160. if (ret < 0)
  161. return ret;
  162. i440fx_update_memory_mappings(d);
  163. qemu_get_8s(f, &d->smm_enabled);
  164. if (version_id == 2) {
  165. for (i = 0; i < PIIX_NUM_PIRQS; i++) {
  166. qemu_get_be32(f); /* dummy load for compatibility */
  167. }
  168. }
  169. return 0;
  170. }
  171. static int i440fx_post_load(void *opaque, int version_id)
  172. {
  173. PCII440FXState *d = opaque;
  174. i440fx_update_memory_mappings(d);
  175. return 0;
  176. }
  177. static const VMStateDescription vmstate_i440fx = {
  178. .name = "I440FX",
  179. .version_id = 3,
  180. .minimum_version_id = 3,
  181. .minimum_version_id_old = 1,
  182. .load_state_old = i440fx_load_old,
  183. .post_load = i440fx_post_load,
  184. .fields = (VMStateField []) {
  185. VMSTATE_PCI_DEVICE(dev, PCII440FXState),
  186. VMSTATE_UINT8(smm_enabled, PCII440FXState),
  187. VMSTATE_END_OF_LIST()
  188. }
  189. };
  190. static int i440fx_pcihost_initfn(SysBusDevice *dev)
  191. {
  192. I440FXState *s = FROM_SYSBUS(I440FXState, dev);
  193. pci_host_conf_register_ioport(0xcf8, s);
  194. pci_host_data_register_ioport(0xcfc, s);
  195. return 0;
  196. }
  197. static int i440fx_initfn(PCIDevice *dev)
  198. {
  199. PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
  200. d->dev.config[I440FX_SMRAM] = 0x02;
  201. cpu_smm_register(&i440fx_set_smm, d);
  202. return 0;
  203. }
  204. static PCIBus *i440fx_common_init(const char *device_name,
  205. PCII440FXState **pi440fx_state,
  206. int *piix3_devfn,
  207. qemu_irq *pic, ram_addr_t ram_size)
  208. {
  209. DeviceState *dev;
  210. PCIBus *b;
  211. PCIDevice *d;
  212. I440FXState *s;
  213. PIIX3State *piix3;
  214. dev = qdev_create(NULL, "i440FX-pcihost");
  215. s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
  216. b = pci_bus_new(&s->busdev.qdev, NULL, 0);
  217. s->bus = b;
  218. qdev_init_nofail(dev);
  219. d = pci_create_simple(b, 0, device_name);
  220. *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
  221. /* Xen supports additional interrupt routes from the PCI devices to
  222. * the IOAPIC: the four pins of each PCI device on the bus are also
  223. * connected to the IOAPIC directly.
  224. * These additional routes can be discovered through ACPI. */
  225. if (xen_enabled()) {
  226. piix3 = DO_UPCAST(PIIX3State, dev,
  227. pci_create_simple_multifunction(b, -1, true, "PIIX3-xen"));
  228. pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
  229. piix3, XEN_PIIX_NUM_PIRQS);
  230. } else {
  231. piix3 = DO_UPCAST(PIIX3State, dev,
  232. pci_create_simple_multifunction(b, -1, true, "PIIX3"));
  233. pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
  234. PIIX_NUM_PIRQS);
  235. }
  236. piix3->pic = pic;
  237. (*pi440fx_state)->piix3 = piix3;
  238. *piix3_devfn = piix3->dev.devfn;
  239. ram_size = ram_size / 8 / 1024 / 1024;
  240. if (ram_size > 255)
  241. ram_size = 255;
  242. (*pi440fx_state)->dev.config[0x57]=ram_size;
  243. return b;
  244. }
  245. PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn,
  246. qemu_irq *pic, ram_addr_t ram_size)
  247. {
  248. PCIBus *b;
  249. b = i440fx_common_init("i440FX", pi440fx_state, piix3_devfn, pic, ram_size);
  250. return b;
  251. }
  252. /* PIIX3 PCI to ISA bridge */
  253. static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
  254. {
  255. qemu_set_irq(piix3->pic[pic_irq],
  256. !!(piix3->pic_levels &
  257. (((1ULL << PIIX_NUM_PIRQS) - 1) <<
  258. (pic_irq * PIIX_NUM_PIRQS))));
  259. }
  260. static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
  261. {
  262. int pic_irq;
  263. uint64_t mask;
  264. pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
  265. if (pic_irq >= PIIX_NUM_PIC_IRQS) {
  266. return;
  267. }
  268. mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
  269. piix3->pic_levels &= ~mask;
  270. piix3->pic_levels |= mask * !!level;
  271. piix3_set_irq_pic(piix3, pic_irq);
  272. }
  273. static void piix3_set_irq(void *opaque, int pirq, int level)
  274. {
  275. PIIX3State *piix3 = opaque;
  276. piix3_set_irq_level(piix3, pirq, level);
  277. }
  278. /* irq routing is changed. so rebuild bitmap */
  279. static void piix3_update_irq_levels(PIIX3State *piix3)
  280. {
  281. int pirq;
  282. piix3->pic_levels = 0;
  283. for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
  284. piix3_set_irq_level(piix3, pirq,
  285. pci_bus_get_irq_level(piix3->dev.bus, pirq));
  286. }
  287. }
  288. static void piix3_write_config(PCIDevice *dev,
  289. uint32_t address, uint32_t val, int len)
  290. {
  291. pci_default_write_config(dev, address, val, len);
  292. if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
  293. PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev);
  294. int pic_irq;
  295. piix3_update_irq_levels(piix3);
  296. for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
  297. piix3_set_irq_pic(piix3, pic_irq);
  298. }
  299. }
  300. }
  301. static void piix3_write_config_xen(PCIDevice *dev,
  302. uint32_t address, uint32_t val, int len)
  303. {
  304. xen_piix_pci_write_config_client(address, val, len);
  305. piix3_write_config(dev, address, val, len);
  306. }
  307. static void piix3_reset(void *opaque)
  308. {
  309. PIIX3State *d = opaque;
  310. uint8_t *pci_conf = d->dev.config;
  311. pci_conf[0x04] = 0x07; // master, memory and I/O
  312. pci_conf[0x05] = 0x00;
  313. pci_conf[0x06] = 0x00;
  314. pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
  315. pci_conf[0x4c] = 0x4d;
  316. pci_conf[0x4e] = 0x03;
  317. pci_conf[0x4f] = 0x00;
  318. pci_conf[0x60] = 0x80;
  319. pci_conf[0x61] = 0x80;
  320. pci_conf[0x62] = 0x80;
  321. pci_conf[0x63] = 0x80;
  322. pci_conf[0x69] = 0x02;
  323. pci_conf[0x70] = 0x80;
  324. pci_conf[0x76] = 0x0c;
  325. pci_conf[0x77] = 0x0c;
  326. pci_conf[0x78] = 0x02;
  327. pci_conf[0x79] = 0x00;
  328. pci_conf[0x80] = 0x00;
  329. pci_conf[0x82] = 0x00;
  330. pci_conf[0xa0] = 0x08;
  331. pci_conf[0xa2] = 0x00;
  332. pci_conf[0xa3] = 0x00;
  333. pci_conf[0xa4] = 0x00;
  334. pci_conf[0xa5] = 0x00;
  335. pci_conf[0xa6] = 0x00;
  336. pci_conf[0xa7] = 0x00;
  337. pci_conf[0xa8] = 0x0f;
  338. pci_conf[0xaa] = 0x00;
  339. pci_conf[0xab] = 0x00;
  340. pci_conf[0xac] = 0x00;
  341. pci_conf[0xae] = 0x00;
  342. d->pic_levels = 0;
  343. }
  344. static int piix3_post_load(void *opaque, int version_id)
  345. {
  346. PIIX3State *piix3 = opaque;
  347. piix3_update_irq_levels(piix3);
  348. return 0;
  349. }
  350. static void piix3_pre_save(void *opaque)
  351. {
  352. int i;
  353. PIIX3State *piix3 = opaque;
  354. for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
  355. piix3->pci_irq_levels_vmstate[i] =
  356. pci_bus_get_irq_level(piix3->dev.bus, i);
  357. }
  358. }
  359. static const VMStateDescription vmstate_piix3 = {
  360. .name = "PIIX3",
  361. .version_id = 3,
  362. .minimum_version_id = 2,
  363. .minimum_version_id_old = 2,
  364. .post_load = piix3_post_load,
  365. .pre_save = piix3_pre_save,
  366. .fields = (VMStateField []) {
  367. VMSTATE_PCI_DEVICE(dev, PIIX3State),
  368. VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
  369. PIIX_NUM_PIRQS, 3),
  370. VMSTATE_END_OF_LIST()
  371. }
  372. };
  373. static int piix3_initfn(PCIDevice *dev)
  374. {
  375. PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
  376. isa_bus_new(&d->dev.qdev);
  377. qemu_register_reset(piix3_reset, d);
  378. return 0;
  379. }
  380. static PCIDeviceInfo i440fx_info[] = {
  381. {
  382. .qdev.name = "i440FX",
  383. .qdev.desc = "Host bridge",
  384. .qdev.size = sizeof(PCII440FXState),
  385. .qdev.vmsd = &vmstate_i440fx,
  386. .qdev.no_user = 1,
  387. .no_hotplug = 1,
  388. .init = i440fx_initfn,
  389. .config_write = i440fx_write_config,
  390. .vendor_id = PCI_VENDOR_ID_INTEL,
  391. .device_id = PCI_DEVICE_ID_INTEL_82441,
  392. .revision = 0x02,
  393. .class_id = PCI_CLASS_BRIDGE_HOST,
  394. },{
  395. .qdev.name = "PIIX3",
  396. .qdev.desc = "ISA bridge",
  397. .qdev.size = sizeof(PIIX3State),
  398. .qdev.vmsd = &vmstate_piix3,
  399. .qdev.no_user = 1,
  400. .no_hotplug = 1,
  401. .init = piix3_initfn,
  402. .config_write = piix3_write_config,
  403. .vendor_id = PCI_VENDOR_ID_INTEL,
  404. .device_id = PCI_DEVICE_ID_INTEL_82371SB_0, // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
  405. .class_id = PCI_CLASS_BRIDGE_ISA,
  406. },{
  407. .qdev.name = "PIIX3-xen",
  408. .qdev.desc = "ISA bridge",
  409. .qdev.size = sizeof(PIIX3State),
  410. .qdev.vmsd = &vmstate_piix3,
  411. .qdev.no_user = 1,
  412. .no_hotplug = 1,
  413. .init = piix3_initfn,
  414. .config_write = piix3_write_config_xen,
  415. .vendor_id = PCI_VENDOR_ID_INTEL,
  416. .device_id = PCI_DEVICE_ID_INTEL_82371SB_0, // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
  417. .class_id = PCI_CLASS_BRIDGE_ISA,
  418. },{
  419. /* end of list */
  420. }
  421. };
  422. static SysBusDeviceInfo i440fx_pcihost_info = {
  423. .init = i440fx_pcihost_initfn,
  424. .qdev.name = "i440FX-pcihost",
  425. .qdev.fw_name = "pci",
  426. .qdev.size = sizeof(I440FXState),
  427. .qdev.no_user = 1,
  428. };
  429. static void i440fx_register(void)
  430. {
  431. sysbus_register_withprop(&i440fx_pcihost_info);
  432. pci_qdev_register_many(i440fx_info);
  433. }
  434. device_init(i440fx_register);