omap_uart.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*
  2. * TI OMAP processors UART emulation.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include "qemu-char.h"
  21. #include "hw.h"
  22. #include "omap.h"
  23. /* We use pc-style serial ports. */
  24. #include "pc.h"
  25. /* UARTs */
  26. struct omap_uart_s {
  27. target_phys_addr_t base;
  28. SerialState *serial; /* TODO */
  29. struct omap_target_agent_s *ta;
  30. omap_clk fclk;
  31. qemu_irq irq;
  32. uint8_t eblr;
  33. uint8_t syscontrol;
  34. uint8_t wkup;
  35. uint8_t cfps;
  36. uint8_t mdr[2];
  37. uint8_t scr;
  38. uint8_t clksel;
  39. };
  40. void omap_uart_reset(struct omap_uart_s *s)
  41. {
  42. s->eblr = 0x00;
  43. s->syscontrol = 0;
  44. s->wkup = 0x3f;
  45. s->cfps = 0x69;
  46. s->clksel = 0;
  47. }
  48. struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
  49. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  50. qemu_irq txdma, qemu_irq rxdma,
  51. const char *label, CharDriverState *chr)
  52. {
  53. struct omap_uart_s *s = (struct omap_uart_s *)
  54. qemu_mallocz(sizeof(struct omap_uart_s));
  55. s->base = base;
  56. s->fclk = fclk;
  57. s->irq = irq;
  58. #ifdef TARGET_WORDS_BIGENDIAN
  59. s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16,
  60. chr ?: qemu_chr_open(label, "null", NULL), 1,
  61. 1);
  62. #else
  63. s->serial = serial_mm_init(base, 2, irq, omap_clk_getrate(fclk)/16,
  64. chr ?: qemu_chr_open(label, "null", NULL), 1,
  65. 0);
  66. #endif
  67. return s;
  68. }
  69. static uint32_t omap_uart_read(void *opaque, target_phys_addr_t addr)
  70. {
  71. struct omap_uart_s *s = (struct omap_uart_s *) opaque;
  72. addr &= 0xff;
  73. switch (addr) {
  74. case 0x20: /* MDR1 */
  75. return s->mdr[0];
  76. case 0x24: /* MDR2 */
  77. return s->mdr[1];
  78. case 0x40: /* SCR */
  79. return s->scr;
  80. case 0x44: /* SSR */
  81. return 0x0;
  82. case 0x48: /* EBLR (OMAP2) */
  83. return s->eblr;
  84. case 0x4C: /* OSC_12M_SEL (OMAP1) */
  85. return s->clksel;
  86. case 0x50: /* MVR */
  87. return 0x30;
  88. case 0x54: /* SYSC (OMAP2) */
  89. return s->syscontrol;
  90. case 0x58: /* SYSS (OMAP2) */
  91. return 1;
  92. case 0x5c: /* WER (OMAP2) */
  93. return s->wkup;
  94. case 0x60: /* CFPS (OMAP2) */
  95. return s->cfps;
  96. }
  97. OMAP_BAD_REG(addr);
  98. return 0;
  99. }
  100. static void omap_uart_write(void *opaque, target_phys_addr_t addr,
  101. uint32_t value)
  102. {
  103. struct omap_uart_s *s = (struct omap_uart_s *) opaque;
  104. addr &= 0xff;
  105. switch (addr) {
  106. case 0x20: /* MDR1 */
  107. s->mdr[0] = value & 0x7f;
  108. break;
  109. case 0x24: /* MDR2 */
  110. s->mdr[1] = value & 0xff;
  111. break;
  112. case 0x40: /* SCR */
  113. s->scr = value & 0xff;
  114. break;
  115. case 0x48: /* EBLR (OMAP2) */
  116. s->eblr = value & 0xff;
  117. break;
  118. case 0x4C: /* OSC_12M_SEL (OMAP1) */
  119. s->clksel = value & 1;
  120. break;
  121. case 0x44: /* SSR */
  122. case 0x50: /* MVR */
  123. case 0x58: /* SYSS (OMAP2) */
  124. OMAP_RO_REG(addr);
  125. break;
  126. case 0x54: /* SYSC (OMAP2) */
  127. s->syscontrol = value & 0x1d;
  128. if (value & 2)
  129. omap_uart_reset(s);
  130. break;
  131. case 0x5c: /* WER (OMAP2) */
  132. s->wkup = value & 0x7f;
  133. break;
  134. case 0x60: /* CFPS (OMAP2) */
  135. s->cfps = value & 0xff;
  136. break;
  137. default:
  138. OMAP_BAD_REG(addr);
  139. }
  140. }
  141. static CPUReadMemoryFunc * const omap_uart_readfn[] = {
  142. omap_uart_read,
  143. omap_uart_read,
  144. omap_badwidth_read8,
  145. };
  146. static CPUWriteMemoryFunc * const omap_uart_writefn[] = {
  147. omap_uart_write,
  148. omap_uart_write,
  149. omap_badwidth_write8,
  150. };
  151. struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
  152. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  153. qemu_irq txdma, qemu_irq rxdma,
  154. const char *label, CharDriverState *chr)
  155. {
  156. target_phys_addr_t base = omap_l4_attach(ta, 0, 0);
  157. struct omap_uart_s *s = omap_uart_init(base, irq,
  158. fclk, iclk, txdma, rxdma, label, chr);
  159. int iomemtype = cpu_register_io_memory(omap_uart_readfn,
  160. omap_uart_writefn, s, DEVICE_NATIVE_ENDIAN);
  161. s->ta = ta;
  162. cpu_register_physical_memory(base + 0x20, 0x100, iomemtype);
  163. return s;
  164. }
  165. void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr)
  166. {
  167. /* TODO: Should reuse or destroy current s->serial */
  168. #ifdef TARGET_WORDS_BIGENDIAN
  169. s->serial = serial_mm_init(s->base, 2, s->irq,
  170. omap_clk_getrate(s->fclk) / 16,
  171. chr ?: qemu_chr_open("null", "null", NULL), 1,
  172. 1);
  173. #else
  174. s->serial = serial_mm_init(s->base, 2, s->irq,
  175. omap_clk_getrate(s->fclk) / 16,
  176. chr ?: qemu_chr_open("null", "null", NULL), 1,
  177. 0);
  178. #endif
  179. }