omap.h 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. /*
  2. * Texas Instruments OMAP processors.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 or
  9. * (at your option) version 3 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef hw_omap_h
  20. # define hw_omap_h "omap.h"
  21. # define OMAP_EMIFS_BASE 0x00000000
  22. # define OMAP2_Q0_BASE 0x00000000
  23. # define OMAP_CS0_BASE 0x00000000
  24. # define OMAP_CS1_BASE 0x04000000
  25. # define OMAP_CS2_BASE 0x08000000
  26. # define OMAP_CS3_BASE 0x0c000000
  27. # define OMAP_EMIFF_BASE 0x10000000
  28. # define OMAP_IMIF_BASE 0x20000000
  29. # define OMAP_LOCALBUS_BASE 0x30000000
  30. # define OMAP2_Q1_BASE 0x40000000
  31. # define OMAP2_L4_BASE 0x48000000
  32. # define OMAP2_SRAM_BASE 0x40200000
  33. # define OMAP2_L3_BASE 0x68000000
  34. # define OMAP2_Q2_BASE 0x80000000
  35. # define OMAP2_Q3_BASE 0xc0000000
  36. # define OMAP_MPUI_BASE 0xe1000000
  37. # define OMAP730_SRAM_SIZE 0x00032000
  38. # define OMAP15XX_SRAM_SIZE 0x00030000
  39. # define OMAP16XX_SRAM_SIZE 0x00004000
  40. # define OMAP1611_SRAM_SIZE 0x0003e800
  41. # define OMAP242X_SRAM_SIZE 0x000a0000
  42. # define OMAP243X_SRAM_SIZE 0x00010000
  43. # define OMAP_CS0_SIZE 0x04000000
  44. # define OMAP_CS1_SIZE 0x04000000
  45. # define OMAP_CS2_SIZE 0x04000000
  46. # define OMAP_CS3_SIZE 0x04000000
  47. /* omap_clk.c */
  48. struct omap_mpu_state_s;
  49. typedef struct clk *omap_clk;
  50. omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
  51. void omap_clk_init(struct omap_mpu_state_s *mpu);
  52. void omap_clk_adduser(struct clk *clk, qemu_irq user);
  53. void omap_clk_get(omap_clk clk);
  54. void omap_clk_put(omap_clk clk);
  55. void omap_clk_onoff(omap_clk clk, int on);
  56. void omap_clk_canidle(omap_clk clk, int can);
  57. void omap_clk_setrate(omap_clk clk, int divide, int multiply);
  58. int64_t omap_clk_getrate(omap_clk clk);
  59. void omap_clk_reparent(omap_clk clk, omap_clk parent);
  60. /* OMAP2 l4 Interconnect */
  61. struct omap_l4_s;
  62. struct omap_l4_region_s {
  63. target_phys_addr_t offset;
  64. size_t size;
  65. int access;
  66. };
  67. struct omap_l4_agent_info_s {
  68. int ta;
  69. int region;
  70. int regions;
  71. int ta_region;
  72. };
  73. struct omap_target_agent_s {
  74. struct omap_l4_s *bus;
  75. int regions;
  76. const struct omap_l4_region_s *start;
  77. target_phys_addr_t base;
  78. uint32_t component;
  79. uint32_t control;
  80. uint32_t status;
  81. };
  82. struct omap_l4_s *omap_l4_init(target_phys_addr_t base, int ta_num);
  83. struct omap_target_agent_s;
  84. struct omap_target_agent_s *omap_l4ta_get(
  85. struct omap_l4_s *bus,
  86. const struct omap_l4_region_s *regions,
  87. const struct omap_l4_agent_info_s *agents,
  88. int cs);
  89. target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
  90. int iotype);
  91. int l4_register_io_memory(CPUReadMemoryFunc * const *mem_read,
  92. CPUWriteMemoryFunc * const *mem_write, void *opaque);
  93. /* OMAP interrupt controller */
  94. struct omap_intr_handler_s;
  95. struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
  96. unsigned long size, unsigned char nbanks, qemu_irq **pins,
  97. qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk);
  98. struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
  99. int size, int nbanks, qemu_irq **pins,
  100. qemu_irq parent_irq, qemu_irq parent_fiq,
  101. omap_clk fclk, omap_clk iclk);
  102. void omap_inth_reset(struct omap_intr_handler_s *s);
  103. qemu_irq omap_inth_get_pin(struct omap_intr_handler_s *s, int n);
  104. /* OMAP2 SDRAM controller */
  105. struct omap_sdrc_s;
  106. struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
  107. void omap_sdrc_reset(struct omap_sdrc_s *s);
  108. /* OMAP2 general purpose memory controller */
  109. struct omap_gpmc_s;
  110. struct omap_gpmc_s *omap_gpmc_init(target_phys_addr_t base, qemu_irq irq);
  111. void omap_gpmc_reset(struct omap_gpmc_s *s);
  112. void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, int iomemtype,
  113. void (*base_upd)(void *opaque, target_phys_addr_t new),
  114. void (*unmap)(void *opaque), void *opaque);
  115. /*
  116. * Common IRQ numbers for level 1 interrupt handler
  117. * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
  118. */
  119. # define OMAP_INT_CAMERA 1
  120. # define OMAP_INT_FIQ 3
  121. # define OMAP_INT_RTDX 6
  122. # define OMAP_INT_DSP_MMU_ABORT 7
  123. # define OMAP_INT_HOST 8
  124. # define OMAP_INT_ABORT 9
  125. # define OMAP_INT_BRIDGE_PRIV 13
  126. # define OMAP_INT_GPIO_BANK1 14
  127. # define OMAP_INT_UART3 15
  128. # define OMAP_INT_TIMER3 16
  129. # define OMAP_INT_DMA_CH0_6 19
  130. # define OMAP_INT_DMA_CH1_7 20
  131. # define OMAP_INT_DMA_CH2_8 21
  132. # define OMAP_INT_DMA_CH3 22
  133. # define OMAP_INT_DMA_CH4 23
  134. # define OMAP_INT_DMA_CH5 24
  135. # define OMAP_INT_DMA_LCD 25
  136. # define OMAP_INT_TIMER1 26
  137. # define OMAP_INT_WD_TIMER 27
  138. # define OMAP_INT_BRIDGE_PUB 28
  139. # define OMAP_INT_TIMER2 30
  140. # define OMAP_INT_LCD_CTRL 31
  141. /*
  142. * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
  143. */
  144. # define OMAP_INT_15XX_IH2_IRQ 0
  145. # define OMAP_INT_15XX_LB_MMU 17
  146. # define OMAP_INT_15XX_LOCAL_BUS 29
  147. /*
  148. * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
  149. */
  150. # define OMAP_INT_1510_SPI_TX 4
  151. # define OMAP_INT_1510_SPI_RX 5
  152. # define OMAP_INT_1510_DSP_MAILBOX1 10
  153. # define OMAP_INT_1510_DSP_MAILBOX2 11
  154. /*
  155. * OMAP-310 specific IRQ numbers for level 1 interrupt handler
  156. */
  157. # define OMAP_INT_310_McBSP2_TX 4
  158. # define OMAP_INT_310_McBSP2_RX 5
  159. # define OMAP_INT_310_HSB_MAILBOX1 12
  160. # define OMAP_INT_310_HSAB_MMU 18
  161. /*
  162. * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
  163. */
  164. # define OMAP_INT_1610_IH2_IRQ 0
  165. # define OMAP_INT_1610_IH2_FIQ 2
  166. # define OMAP_INT_1610_McBSP2_TX 4
  167. # define OMAP_INT_1610_McBSP2_RX 5
  168. # define OMAP_INT_1610_DSP_MAILBOX1 10
  169. # define OMAP_INT_1610_DSP_MAILBOX2 11
  170. # define OMAP_INT_1610_LCD_LINE 12
  171. # define OMAP_INT_1610_GPTIMER1 17
  172. # define OMAP_INT_1610_GPTIMER2 18
  173. # define OMAP_INT_1610_SSR_FIFO_0 29
  174. /*
  175. * OMAP-730 specific IRQ numbers for level 1 interrupt handler
  176. */
  177. # define OMAP_INT_730_IH2_FIQ 0
  178. # define OMAP_INT_730_IH2_IRQ 1
  179. # define OMAP_INT_730_USB_NON_ISO 2
  180. # define OMAP_INT_730_USB_ISO 3
  181. # define OMAP_INT_730_ICR 4
  182. # define OMAP_INT_730_EAC 5
  183. # define OMAP_INT_730_GPIO_BANK1 6
  184. # define OMAP_INT_730_GPIO_BANK2 7
  185. # define OMAP_INT_730_GPIO_BANK3 8
  186. # define OMAP_INT_730_McBSP2TX 10
  187. # define OMAP_INT_730_McBSP2RX 11
  188. # define OMAP_INT_730_McBSP2RX_OVF 12
  189. # define OMAP_INT_730_LCD_LINE 14
  190. # define OMAP_INT_730_GSM_PROTECT 15
  191. # define OMAP_INT_730_TIMER3 16
  192. # define OMAP_INT_730_GPIO_BANK5 17
  193. # define OMAP_INT_730_GPIO_BANK6 18
  194. # define OMAP_INT_730_SPGIO_WR 29
  195. /*
  196. * Common IRQ numbers for level 2 interrupt handler
  197. */
  198. # define OMAP_INT_KEYBOARD 1
  199. # define OMAP_INT_uWireTX 2
  200. # define OMAP_INT_uWireRX 3
  201. # define OMAP_INT_I2C 4
  202. # define OMAP_INT_MPUIO 5
  203. # define OMAP_INT_USB_HHC_1 6
  204. # define OMAP_INT_McBSP3TX 10
  205. # define OMAP_INT_McBSP3RX 11
  206. # define OMAP_INT_McBSP1TX 12
  207. # define OMAP_INT_McBSP1RX 13
  208. # define OMAP_INT_UART1 14
  209. # define OMAP_INT_UART2 15
  210. # define OMAP_INT_USB_W2FC 20
  211. # define OMAP_INT_1WIRE 21
  212. # define OMAP_INT_OS_TIMER 22
  213. # define OMAP_INT_OQN 23
  214. # define OMAP_INT_GAUGE_32K 24
  215. # define OMAP_INT_RTC_TIMER 25
  216. # define OMAP_INT_RTC_ALARM 26
  217. # define OMAP_INT_DSP_MMU 28
  218. /*
  219. * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
  220. */
  221. # define OMAP_INT_1510_BT_MCSI1TX 16
  222. # define OMAP_INT_1510_BT_MCSI1RX 17
  223. # define OMAP_INT_1510_SoSSI_MATCH 19
  224. # define OMAP_INT_1510_MEM_STICK 27
  225. # define OMAP_INT_1510_COM_SPI_RO 31
  226. /*
  227. * OMAP-310 specific IRQ numbers for level 2 interrupt handler
  228. */
  229. # define OMAP_INT_310_FAC 0
  230. # define OMAP_INT_310_USB_HHC_2 7
  231. # define OMAP_INT_310_MCSI1_FE 16
  232. # define OMAP_INT_310_MCSI2_FE 17
  233. # define OMAP_INT_310_USB_W2FC_ISO 29
  234. # define OMAP_INT_310_USB_W2FC_NON_ISO 30
  235. # define OMAP_INT_310_McBSP2RX_OF 31
  236. /*
  237. * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
  238. */
  239. # define OMAP_INT_1610_FAC 0
  240. # define OMAP_INT_1610_USB_HHC_2 7
  241. # define OMAP_INT_1610_USB_OTG 8
  242. # define OMAP_INT_1610_SoSSI 9
  243. # define OMAP_INT_1610_BT_MCSI1TX 16
  244. # define OMAP_INT_1610_BT_MCSI1RX 17
  245. # define OMAP_INT_1610_SoSSI_MATCH 19
  246. # define OMAP_INT_1610_MEM_STICK 27
  247. # define OMAP_INT_1610_McBSP2RX_OF 31
  248. # define OMAP_INT_1610_STI 32
  249. # define OMAP_INT_1610_STI_WAKEUP 33
  250. # define OMAP_INT_1610_GPTIMER3 34
  251. # define OMAP_INT_1610_GPTIMER4 35
  252. # define OMAP_INT_1610_GPTIMER5 36
  253. # define OMAP_INT_1610_GPTIMER6 37
  254. # define OMAP_INT_1610_GPTIMER7 38
  255. # define OMAP_INT_1610_GPTIMER8 39
  256. # define OMAP_INT_1610_GPIO_BANK2 40
  257. # define OMAP_INT_1610_GPIO_BANK3 41
  258. # define OMAP_INT_1610_MMC2 42
  259. # define OMAP_INT_1610_CF 43
  260. # define OMAP_INT_1610_WAKE_UP_REQ 46
  261. # define OMAP_INT_1610_GPIO_BANK4 48
  262. # define OMAP_INT_1610_SPI 49
  263. # define OMAP_INT_1610_DMA_CH6 53
  264. # define OMAP_INT_1610_DMA_CH7 54
  265. # define OMAP_INT_1610_DMA_CH8 55
  266. # define OMAP_INT_1610_DMA_CH9 56
  267. # define OMAP_INT_1610_DMA_CH10 57
  268. # define OMAP_INT_1610_DMA_CH11 58
  269. # define OMAP_INT_1610_DMA_CH12 59
  270. # define OMAP_INT_1610_DMA_CH13 60
  271. # define OMAP_INT_1610_DMA_CH14 61
  272. # define OMAP_INT_1610_DMA_CH15 62
  273. # define OMAP_INT_1610_NAND 63
  274. /*
  275. * OMAP-730 specific IRQ numbers for level 2 interrupt handler
  276. */
  277. # define OMAP_INT_730_HW_ERRORS 0
  278. # define OMAP_INT_730_NFIQ_PWR_FAIL 1
  279. # define OMAP_INT_730_CFCD 2
  280. # define OMAP_INT_730_CFIREQ 3
  281. # define OMAP_INT_730_I2C 4
  282. # define OMAP_INT_730_PCC 5
  283. # define OMAP_INT_730_MPU_EXT_NIRQ 6
  284. # define OMAP_INT_730_SPI_100K_1 7
  285. # define OMAP_INT_730_SYREN_SPI 8
  286. # define OMAP_INT_730_VLYNQ 9
  287. # define OMAP_INT_730_GPIO_BANK4 10
  288. # define OMAP_INT_730_McBSP1TX 11
  289. # define OMAP_INT_730_McBSP1RX 12
  290. # define OMAP_INT_730_McBSP1RX_OF 13
  291. # define OMAP_INT_730_UART_MODEM_IRDA_2 14
  292. # define OMAP_INT_730_UART_MODEM_1 15
  293. # define OMAP_INT_730_MCSI 16
  294. # define OMAP_INT_730_uWireTX 17
  295. # define OMAP_INT_730_uWireRX 18
  296. # define OMAP_INT_730_SMC_CD 19
  297. # define OMAP_INT_730_SMC_IREQ 20
  298. # define OMAP_INT_730_HDQ_1WIRE 21
  299. # define OMAP_INT_730_TIMER32K 22
  300. # define OMAP_INT_730_MMC_SDIO 23
  301. # define OMAP_INT_730_UPLD 24
  302. # define OMAP_INT_730_USB_HHC_1 27
  303. # define OMAP_INT_730_USB_HHC_2 28
  304. # define OMAP_INT_730_USB_GENI 29
  305. # define OMAP_INT_730_USB_OTG 30
  306. # define OMAP_INT_730_CAMERA_IF 31
  307. # define OMAP_INT_730_RNG 32
  308. # define OMAP_INT_730_DUAL_MODE_TIMER 33
  309. # define OMAP_INT_730_DBB_RF_EN 34
  310. # define OMAP_INT_730_MPUIO_KEYPAD 35
  311. # define OMAP_INT_730_SHA1_MD5 36
  312. # define OMAP_INT_730_SPI_100K_2 37
  313. # define OMAP_INT_730_RNG_IDLE 38
  314. # define OMAP_INT_730_MPUIO 39
  315. # define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
  316. # define OMAP_INT_730_LLPC_OE_FALLING 41
  317. # define OMAP_INT_730_LLPC_OE_RISING 42
  318. # define OMAP_INT_730_LLPC_VSYNC 43
  319. # define OMAP_INT_730_WAKE_UP_REQ 46
  320. # define OMAP_INT_730_DMA_CH6 53
  321. # define OMAP_INT_730_DMA_CH7 54
  322. # define OMAP_INT_730_DMA_CH8 55
  323. # define OMAP_INT_730_DMA_CH9 56
  324. # define OMAP_INT_730_DMA_CH10 57
  325. # define OMAP_INT_730_DMA_CH11 58
  326. # define OMAP_INT_730_DMA_CH12 59
  327. # define OMAP_INT_730_DMA_CH13 60
  328. # define OMAP_INT_730_DMA_CH14 61
  329. # define OMAP_INT_730_DMA_CH15 62
  330. # define OMAP_INT_730_NAND 63
  331. /*
  332. * OMAP-24xx common IRQ numbers
  333. */
  334. # define OMAP_INT_24XX_STI 4
  335. # define OMAP_INT_24XX_SYS_NIRQ 7
  336. # define OMAP_INT_24XX_L3_IRQ 10
  337. # define OMAP_INT_24XX_PRCM_MPU_IRQ 11
  338. # define OMAP_INT_24XX_SDMA_IRQ0 12
  339. # define OMAP_INT_24XX_SDMA_IRQ1 13
  340. # define OMAP_INT_24XX_SDMA_IRQ2 14
  341. # define OMAP_INT_24XX_SDMA_IRQ3 15
  342. # define OMAP_INT_243X_MCBSP2_IRQ 16
  343. # define OMAP_INT_243X_MCBSP3_IRQ 17
  344. # define OMAP_INT_243X_MCBSP4_IRQ 18
  345. # define OMAP_INT_243X_MCBSP5_IRQ 19
  346. # define OMAP_INT_24XX_GPMC_IRQ 20
  347. # define OMAP_INT_24XX_GUFFAW_IRQ 21
  348. # define OMAP_INT_24XX_IVA_IRQ 22
  349. # define OMAP_INT_24XX_EAC_IRQ 23
  350. # define OMAP_INT_24XX_CAM_IRQ 24
  351. # define OMAP_INT_24XX_DSS_IRQ 25
  352. # define OMAP_INT_24XX_MAIL_U0_MPU 26
  353. # define OMAP_INT_24XX_DSP_UMA 27
  354. # define OMAP_INT_24XX_DSP_MMU 28
  355. # define OMAP_INT_24XX_GPIO_BANK1 29
  356. # define OMAP_INT_24XX_GPIO_BANK2 30
  357. # define OMAP_INT_24XX_GPIO_BANK3 31
  358. # define OMAP_INT_24XX_GPIO_BANK4 32
  359. # define OMAP_INT_243X_GPIO_BANK5 33
  360. # define OMAP_INT_24XX_MAIL_U3_MPU 34
  361. # define OMAP_INT_24XX_WDT3 35
  362. # define OMAP_INT_24XX_WDT4 36
  363. # define OMAP_INT_24XX_GPTIMER1 37
  364. # define OMAP_INT_24XX_GPTIMER2 38
  365. # define OMAP_INT_24XX_GPTIMER3 39
  366. # define OMAP_INT_24XX_GPTIMER4 40
  367. # define OMAP_INT_24XX_GPTIMER5 41
  368. # define OMAP_INT_24XX_GPTIMER6 42
  369. # define OMAP_INT_24XX_GPTIMER7 43
  370. # define OMAP_INT_24XX_GPTIMER8 44
  371. # define OMAP_INT_24XX_GPTIMER9 45
  372. # define OMAP_INT_24XX_GPTIMER10 46
  373. # define OMAP_INT_24XX_GPTIMER11 47
  374. # define OMAP_INT_24XX_GPTIMER12 48
  375. # define OMAP_INT_24XX_PKA_IRQ 50
  376. # define OMAP_INT_24XX_SHA1MD5_IRQ 51
  377. # define OMAP_INT_24XX_RNG_IRQ 52
  378. # define OMAP_INT_24XX_MG_IRQ 53
  379. # define OMAP_INT_24XX_I2C1_IRQ 56
  380. # define OMAP_INT_24XX_I2C2_IRQ 57
  381. # define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
  382. # define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
  383. # define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
  384. # define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
  385. # define OMAP_INT_243X_MCBSP1_IRQ 64
  386. # define OMAP_INT_24XX_MCSPI1_IRQ 65
  387. # define OMAP_INT_24XX_MCSPI2_IRQ 66
  388. # define OMAP_INT_24XX_SSI1_IRQ0 67
  389. # define OMAP_INT_24XX_SSI1_IRQ1 68
  390. # define OMAP_INT_24XX_SSI2_IRQ0 69
  391. # define OMAP_INT_24XX_SSI2_IRQ1 70
  392. # define OMAP_INT_24XX_SSI_GDD_IRQ 71
  393. # define OMAP_INT_24XX_UART1_IRQ 72
  394. # define OMAP_INT_24XX_UART2_IRQ 73
  395. # define OMAP_INT_24XX_UART3_IRQ 74
  396. # define OMAP_INT_24XX_USB_IRQ_GEN 75
  397. # define OMAP_INT_24XX_USB_IRQ_NISO 76
  398. # define OMAP_INT_24XX_USB_IRQ_ISO 77
  399. # define OMAP_INT_24XX_USB_IRQ_HGEN 78
  400. # define OMAP_INT_24XX_USB_IRQ_HSOF 79
  401. # define OMAP_INT_24XX_USB_IRQ_OTG 80
  402. # define OMAP_INT_24XX_VLYNQ_IRQ 81
  403. # define OMAP_INT_24XX_MMC_IRQ 83
  404. # define OMAP_INT_24XX_MS_IRQ 84
  405. # define OMAP_INT_24XX_FAC_IRQ 85
  406. # define OMAP_INT_24XX_MCSPI3_IRQ 91
  407. # define OMAP_INT_243X_HS_USB_MC 92
  408. # define OMAP_INT_243X_HS_USB_DMA 93
  409. # define OMAP_INT_243X_CARKIT 94
  410. # define OMAP_INT_34XX_GPTIMER12 95
  411. /* omap_dma.c */
  412. enum omap_dma_model {
  413. omap_dma_3_0,
  414. omap_dma_3_1,
  415. omap_dma_3_2,
  416. omap_dma_4,
  417. };
  418. struct soc_dma_s;
  419. struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
  420. qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
  421. enum omap_dma_model model);
  422. struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
  423. struct omap_mpu_state_s *mpu, int fifo,
  424. int chans, omap_clk iclk, omap_clk fclk);
  425. void omap_dma_reset(struct soc_dma_s *s);
  426. struct dma_irq_map {
  427. int ih;
  428. int intr;
  429. };
  430. /* Only used in OMAP DMA 3.x gigacells */
  431. enum omap_dma_port {
  432. emiff = 0,
  433. emifs,
  434. imif, /* omap16xx: ocp_t1 */
  435. tipb,
  436. local, /* omap16xx: ocp_t2 */
  437. tipb_mpui,
  438. __omap_dma_port_last,
  439. };
  440. typedef enum {
  441. constant = 0,
  442. post_incremented,
  443. single_index,
  444. double_index,
  445. } omap_dma_addressing_t;
  446. /* Only used in OMAP DMA 3.x gigacells */
  447. struct omap_dma_lcd_channel_s {
  448. enum omap_dma_port src;
  449. target_phys_addr_t src_f1_top;
  450. target_phys_addr_t src_f1_bottom;
  451. target_phys_addr_t src_f2_top;
  452. target_phys_addr_t src_f2_bottom;
  453. /* Used in OMAP DMA 3.2 gigacell */
  454. unsigned char brust_f1;
  455. unsigned char pack_f1;
  456. unsigned char data_type_f1;
  457. unsigned char brust_f2;
  458. unsigned char pack_f2;
  459. unsigned char data_type_f2;
  460. unsigned char end_prog;
  461. unsigned char repeat;
  462. unsigned char auto_init;
  463. unsigned char priority;
  464. unsigned char fs;
  465. unsigned char running;
  466. unsigned char bs;
  467. unsigned char omap_3_1_compatible_disable;
  468. unsigned char dst;
  469. unsigned char lch_type;
  470. int16_t element_index_f1;
  471. int16_t element_index_f2;
  472. int32_t frame_index_f1;
  473. int32_t frame_index_f2;
  474. uint16_t elements_f1;
  475. uint16_t frames_f1;
  476. uint16_t elements_f2;
  477. uint16_t frames_f2;
  478. omap_dma_addressing_t mode_f1;
  479. omap_dma_addressing_t mode_f2;
  480. /* Destination port is fixed. */
  481. int interrupts;
  482. int condition;
  483. int dual;
  484. int current_frame;
  485. target_phys_addr_t phys_framebuffer[2];
  486. qemu_irq irq;
  487. struct omap_mpu_state_s *mpu;
  488. } *omap_dma_get_lcdch(struct soc_dma_s *s);
  489. /*
  490. * DMA request numbers for OMAP1
  491. * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
  492. */
  493. # define OMAP_DMA_NO_DEVICE 0
  494. # define OMAP_DMA_MCSI1_TX 1
  495. # define OMAP_DMA_MCSI1_RX 2
  496. # define OMAP_DMA_I2C_RX 3
  497. # define OMAP_DMA_I2C_TX 4
  498. # define OMAP_DMA_EXT_NDMA_REQ0 5
  499. # define OMAP_DMA_EXT_NDMA_REQ1 6
  500. # define OMAP_DMA_UWIRE_TX 7
  501. # define OMAP_DMA_MCBSP1_TX 8
  502. # define OMAP_DMA_MCBSP1_RX 9
  503. # define OMAP_DMA_MCBSP3_TX 10
  504. # define OMAP_DMA_MCBSP3_RX 11
  505. # define OMAP_DMA_UART1_TX 12
  506. # define OMAP_DMA_UART1_RX 13
  507. # define OMAP_DMA_UART2_TX 14
  508. # define OMAP_DMA_UART2_RX 15
  509. # define OMAP_DMA_MCBSP2_TX 16
  510. # define OMAP_DMA_MCBSP2_RX 17
  511. # define OMAP_DMA_UART3_TX 18
  512. # define OMAP_DMA_UART3_RX 19
  513. # define OMAP_DMA_CAMERA_IF_RX 20
  514. # define OMAP_DMA_MMC_TX 21
  515. # define OMAP_DMA_MMC_RX 22
  516. # define OMAP_DMA_NAND 23 /* Not in OMAP310 */
  517. # define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
  518. # define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
  519. # define OMAP_DMA_USB_W2FC_RX0 26
  520. # define OMAP_DMA_USB_W2FC_RX1 27
  521. # define OMAP_DMA_USB_W2FC_RX2 28
  522. # define OMAP_DMA_USB_W2FC_TX0 29
  523. # define OMAP_DMA_USB_W2FC_TX1 30
  524. # define OMAP_DMA_USB_W2FC_TX2 31
  525. /* These are only for 1610 */
  526. # define OMAP_DMA_CRYPTO_DES_IN 32
  527. # define OMAP_DMA_SPI_TX 33
  528. # define OMAP_DMA_SPI_RX 34
  529. # define OMAP_DMA_CRYPTO_HASH 35
  530. # define OMAP_DMA_CCP_ATTN 36
  531. # define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
  532. # define OMAP_DMA_CMT_APE_TX_CHAN_0 38
  533. # define OMAP_DMA_CMT_APE_RV_CHAN_0 39
  534. # define OMAP_DMA_CMT_APE_TX_CHAN_1 40
  535. # define OMAP_DMA_CMT_APE_RV_CHAN_1 41
  536. # define OMAP_DMA_CMT_APE_TX_CHAN_2 42
  537. # define OMAP_DMA_CMT_APE_RV_CHAN_2 43
  538. # define OMAP_DMA_CMT_APE_TX_CHAN_3 44
  539. # define OMAP_DMA_CMT_APE_RV_CHAN_3 45
  540. # define OMAP_DMA_CMT_APE_TX_CHAN_4 46
  541. # define OMAP_DMA_CMT_APE_RV_CHAN_4 47
  542. # define OMAP_DMA_CMT_APE_TX_CHAN_5 48
  543. # define OMAP_DMA_CMT_APE_RV_CHAN_5 49
  544. # define OMAP_DMA_CMT_APE_TX_CHAN_6 50
  545. # define OMAP_DMA_CMT_APE_RV_CHAN_6 51
  546. # define OMAP_DMA_CMT_APE_TX_CHAN_7 52
  547. # define OMAP_DMA_CMT_APE_RV_CHAN_7 53
  548. # define OMAP_DMA_MMC2_TX 54
  549. # define OMAP_DMA_MMC2_RX 55
  550. # define OMAP_DMA_CRYPTO_DES_OUT 56
  551. /*
  552. * DMA request numbers for the OMAP2
  553. */
  554. # define OMAP24XX_DMA_NO_DEVICE 0
  555. # define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
  556. # define OMAP24XX_DMA_EXT_DMAREQ0 2
  557. # define OMAP24XX_DMA_EXT_DMAREQ1 3
  558. # define OMAP24XX_DMA_GPMC 4
  559. # define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
  560. # define OMAP24XX_DMA_DSS 6
  561. # define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
  562. # define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
  563. # define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
  564. # define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
  565. # define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
  566. # define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
  567. # define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
  568. # define OMAP24XX_DMA_EXT_DMAREQ2 14
  569. # define OMAP24XX_DMA_EXT_DMAREQ3 15
  570. # define OMAP24XX_DMA_EXT_DMAREQ4 16
  571. # define OMAP24XX_DMA_EAC_AC_RD 17
  572. # define OMAP24XX_DMA_EAC_AC_WR 18
  573. # define OMAP24XX_DMA_EAC_MD_UL_RD 19
  574. # define OMAP24XX_DMA_EAC_MD_UL_WR 20
  575. # define OMAP24XX_DMA_EAC_MD_DL_RD 21
  576. # define OMAP24XX_DMA_EAC_MD_DL_WR 22
  577. # define OMAP24XX_DMA_EAC_BT_UL_RD 23
  578. # define OMAP24XX_DMA_EAC_BT_UL_WR 24
  579. # define OMAP24XX_DMA_EAC_BT_DL_RD 25
  580. # define OMAP24XX_DMA_EAC_BT_DL_WR 26
  581. # define OMAP24XX_DMA_I2C1_TX 27
  582. # define OMAP24XX_DMA_I2C1_RX 28
  583. # define OMAP24XX_DMA_I2C2_TX 29
  584. # define OMAP24XX_DMA_I2C2_RX 30
  585. # define OMAP24XX_DMA_MCBSP1_TX 31
  586. # define OMAP24XX_DMA_MCBSP1_RX 32
  587. # define OMAP24XX_DMA_MCBSP2_TX 33
  588. # define OMAP24XX_DMA_MCBSP2_RX 34
  589. # define OMAP24XX_DMA_SPI1_TX0 35
  590. # define OMAP24XX_DMA_SPI1_RX0 36
  591. # define OMAP24XX_DMA_SPI1_TX1 37
  592. # define OMAP24XX_DMA_SPI1_RX1 38
  593. # define OMAP24XX_DMA_SPI1_TX2 39
  594. # define OMAP24XX_DMA_SPI1_RX2 40
  595. # define OMAP24XX_DMA_SPI1_TX3 41
  596. # define OMAP24XX_DMA_SPI1_RX3 42
  597. # define OMAP24XX_DMA_SPI2_TX0 43
  598. # define OMAP24XX_DMA_SPI2_RX0 44
  599. # define OMAP24XX_DMA_SPI2_TX1 45
  600. # define OMAP24XX_DMA_SPI2_RX1 46
  601. # define OMAP24XX_DMA_UART1_TX 49
  602. # define OMAP24XX_DMA_UART1_RX 50
  603. # define OMAP24XX_DMA_UART2_TX 51
  604. # define OMAP24XX_DMA_UART2_RX 52
  605. # define OMAP24XX_DMA_UART3_TX 53
  606. # define OMAP24XX_DMA_UART3_RX 54
  607. # define OMAP24XX_DMA_USB_W2FC_TX0 55
  608. # define OMAP24XX_DMA_USB_W2FC_RX0 56
  609. # define OMAP24XX_DMA_USB_W2FC_TX1 57
  610. # define OMAP24XX_DMA_USB_W2FC_RX1 58
  611. # define OMAP24XX_DMA_USB_W2FC_TX2 59
  612. # define OMAP24XX_DMA_USB_W2FC_RX2 60
  613. # define OMAP24XX_DMA_MMC1_TX 61
  614. # define OMAP24XX_DMA_MMC1_RX 62
  615. # define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
  616. # define OMAP24XX_DMA_EXT_DMAREQ5 64
  617. /* omap[123].c */
  618. /* OMAP2 gp timer */
  619. struct omap_gp_timer_s;
  620. struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
  621. qemu_irq irq, omap_clk fclk, omap_clk iclk);
  622. void omap_gp_timer_reset(struct omap_gp_timer_s *s);
  623. /* OMAP2 sysctimer */
  624. struct omap_synctimer_s;
  625. struct omap_synctimer_s *omap_synctimer_init(struct omap_target_agent_s *ta,
  626. struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
  627. void omap_synctimer_reset(struct omap_synctimer_s *s);
  628. struct omap_uart_s;
  629. struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
  630. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  631. qemu_irq txdma, qemu_irq rxdma,
  632. const char *label, CharDriverState *chr);
  633. struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
  634. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  635. qemu_irq txdma, qemu_irq rxdma,
  636. const char *label, CharDriverState *chr);
  637. void omap_uart_reset(struct omap_uart_s *s);
  638. void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
  639. struct omap_mpuio_s;
  640. struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
  641. qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
  642. omap_clk clk);
  643. qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
  644. void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
  645. void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
  646. /* omap1 gpio module interface */
  647. struct omap_gpio_s;
  648. struct omap_gpio_s *omap_gpio_init(target_phys_addr_t base,
  649. qemu_irq irq, omap_clk clk);
  650. void omap_gpio_reset(struct omap_gpio_s *s);
  651. qemu_irq *omap_gpio_in_get(struct omap_gpio_s *s);
  652. void omap_gpio_out_set(struct omap_gpio_s *s, int line, qemu_irq handler);
  653. /* omap2 gpio interface */
  654. struct omap_gpif_s;
  655. struct omap_gpif_s *omap2_gpio_init(struct omap_target_agent_s *ta,
  656. qemu_irq *irq, omap_clk *fclk, omap_clk iclk, int modules);
  657. void omap_gpif_reset(struct omap_gpif_s *s);
  658. qemu_irq *omap2_gpio_in_get(struct omap_gpif_s *s, int start);
  659. void omap2_gpio_out_set(struct omap_gpif_s *s, int line, qemu_irq handler);
  660. struct uWireSlave {
  661. uint16_t (*receive)(void *opaque);
  662. void (*send)(void *opaque, uint16_t data);
  663. void *opaque;
  664. };
  665. struct omap_uwire_s;
  666. struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
  667. qemu_irq *irq, qemu_irq dma, omap_clk clk);
  668. void omap_uwire_attach(struct omap_uwire_s *s,
  669. uWireSlave *slave, int chipselect);
  670. /* OMAP2 spi */
  671. struct omap_mcspi_s;
  672. struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
  673. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
  674. void omap_mcspi_attach(struct omap_mcspi_s *s,
  675. uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
  676. int chipselect);
  677. void omap_mcspi_reset(struct omap_mcspi_s *s);
  678. struct I2SCodec {
  679. void *opaque;
  680. /* The CPU can call this if it is generating the clock signal on the
  681. * i2s port. The CODEC can ignore it if it is set up as a clock
  682. * master and generates its own clock. */
  683. void (*set_rate)(void *opaque, int in, int out);
  684. void (*tx_swallow)(void *opaque);
  685. qemu_irq rx_swallow;
  686. qemu_irq tx_start;
  687. int tx_rate;
  688. int cts;
  689. int rx_rate;
  690. int rts;
  691. struct i2s_fifo_s {
  692. uint8_t *fifo;
  693. int len;
  694. int start;
  695. int size;
  696. } in, out;
  697. };
  698. struct omap_mcbsp_s;
  699. struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
  700. qemu_irq *irq, qemu_irq *dma, omap_clk clk);
  701. void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, I2SCodec *slave);
  702. void omap_tap_init(struct omap_target_agent_s *ta,
  703. struct omap_mpu_state_s *mpu);
  704. /* omap_lcdc.c */
  705. struct omap_lcd_panel_s;
  706. void omap_lcdc_reset(struct omap_lcd_panel_s *s);
  707. struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
  708. struct omap_dma_lcd_channel_s *dma,
  709. ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk);
  710. /* omap_dss.c */
  711. struct rfbi_chip_s {
  712. void *opaque;
  713. void (*write)(void *opaque, int dc, uint16_t value);
  714. void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
  715. uint16_t (*read)(void *opaque, int dc);
  716. };
  717. struct omap_dss_s;
  718. void omap_dss_reset(struct omap_dss_s *s);
  719. struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
  720. target_phys_addr_t l3_base,
  721. qemu_irq irq, qemu_irq drq,
  722. omap_clk fck1, omap_clk fck2, omap_clk ck54m,
  723. omap_clk ick1, omap_clk ick2);
  724. void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
  725. /* omap_mmc.c */
  726. struct omap_mmc_s;
  727. struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
  728. BlockDriverState *bd,
  729. qemu_irq irq, qemu_irq dma[], omap_clk clk);
  730. struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
  731. BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
  732. omap_clk fclk, omap_clk iclk);
  733. void omap_mmc_reset(struct omap_mmc_s *s);
  734. void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
  735. void omap_mmc_enable(struct omap_mmc_s *s, int enable);
  736. /* omap_i2c.c */
  737. struct omap_i2c_s;
  738. struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
  739. qemu_irq irq, qemu_irq *dma, omap_clk clk);
  740. struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
  741. qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
  742. void omap_i2c_reset(struct omap_i2c_s *s);
  743. i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
  744. # define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
  745. # define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
  746. # define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
  747. # define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
  748. # define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
  749. # define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
  750. # define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
  751. # define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
  752. # define cpu_is_omap15xx(cpu) \
  753. (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
  754. # define cpu_is_omap16xx(cpu) \
  755. (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
  756. # define cpu_is_omap24xx(cpu) \
  757. (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
  758. # define cpu_class_omap1(cpu) \
  759. (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
  760. # define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
  761. # define cpu_class_omap3(cpu) cpu_is_omap3430(cpu)
  762. struct omap_mpu_state_s {
  763. enum omap_mpu_model {
  764. omap310,
  765. omap1510,
  766. omap1610,
  767. omap1710,
  768. omap2410,
  769. omap2420,
  770. omap2422,
  771. omap2423,
  772. omap2430,
  773. omap3430,
  774. } mpu_model;
  775. CPUState *env;
  776. qemu_irq *irq[2];
  777. qemu_irq *drq;
  778. qemu_irq wakeup;
  779. struct omap_dma_port_if_s {
  780. uint32_t (*read[3])(struct omap_mpu_state_s *s,
  781. target_phys_addr_t offset);
  782. void (*write[3])(struct omap_mpu_state_s *s,
  783. target_phys_addr_t offset, uint32_t value);
  784. int (*addr_valid)(struct omap_mpu_state_s *s,
  785. target_phys_addr_t addr);
  786. } port[__omap_dma_port_last];
  787. unsigned long sdram_size;
  788. unsigned long sram_size;
  789. /* MPUI-TIPB peripherals */
  790. struct omap_uart_s *uart[3];
  791. struct omap_gpio_s *gpio;
  792. struct omap_mcbsp_s *mcbsp1;
  793. struct omap_mcbsp_s *mcbsp3;
  794. /* MPU public TIPB peripherals */
  795. struct omap_32khz_timer_s *os_timer;
  796. struct omap_mmc_s *mmc;
  797. struct omap_mpuio_s *mpuio;
  798. struct omap_uwire_s *microwire;
  799. struct {
  800. uint8_t output;
  801. uint8_t level;
  802. uint8_t enable;
  803. int clk;
  804. } pwl;
  805. struct {
  806. uint8_t frc;
  807. uint8_t vrc;
  808. uint8_t gcr;
  809. omap_clk clk;
  810. } pwt;
  811. struct omap_i2c_s *i2c[2];
  812. struct omap_rtc_s *rtc;
  813. struct omap_mcbsp_s *mcbsp2;
  814. struct omap_lpg_s *led[2];
  815. /* MPU private TIPB peripherals */
  816. struct omap_intr_handler_s *ih[2];
  817. struct soc_dma_s *dma;
  818. struct omap_mpu_timer_s *timer[3];
  819. struct omap_watchdog_timer_s *wdt;
  820. struct omap_lcd_panel_s *lcd;
  821. uint32_t ulpd_pm_regs[21];
  822. int64_t ulpd_gauge_start;
  823. uint32_t func_mux_ctrl[14];
  824. uint32_t comp_mode_ctrl[1];
  825. uint32_t pull_dwn_ctrl[4];
  826. uint32_t gate_inh_ctrl[1];
  827. uint32_t voltage_ctrl[1];
  828. uint32_t test_dbg_ctrl[1];
  829. uint32_t mod_conf_ctrl[1];
  830. int compat1509;
  831. uint32_t mpui_ctrl;
  832. struct omap_tipb_bridge_s *private_tipb;
  833. struct omap_tipb_bridge_s *public_tipb;
  834. uint32_t tcmi_regs[17];
  835. struct dpll_ctl_s {
  836. uint16_t mode;
  837. omap_clk dpll;
  838. } dpll[3];
  839. omap_clk clks;
  840. struct {
  841. int cold_start;
  842. int clocking_scheme;
  843. uint16_t arm_ckctl;
  844. uint16_t arm_idlect1;
  845. uint16_t arm_idlect2;
  846. uint16_t arm_ewupct;
  847. uint16_t arm_rstct1;
  848. uint16_t arm_rstct2;
  849. uint16_t arm_ckout1;
  850. int dpll1_mode;
  851. uint16_t dsp_idlect1;
  852. uint16_t dsp_idlect2;
  853. uint16_t dsp_rstct2;
  854. } clkm;
  855. /* OMAP2-only peripherals */
  856. struct omap_l4_s *l4;
  857. struct omap_gp_timer_s *gptimer[12];
  858. struct omap_synctimer_s *synctimer;
  859. struct omap_prcm_s *prcm;
  860. struct omap_sdrc_s *sdrc;
  861. struct omap_gpmc_s *gpmc;
  862. struct omap_sysctl_s *sysc;
  863. struct omap_gpif_s *gpif;
  864. struct omap_mcspi_s *mcspi[2];
  865. struct omap_dss_s *dss;
  866. struct omap_eac_s *eac;
  867. };
  868. /* omap1.c */
  869. struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
  870. const char *core);
  871. /* omap2.c */
  872. struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
  873. const char *core);
  874. # if TARGET_PHYS_ADDR_BITS == 32
  875. # define OMAP_FMT_plx "%#08x"
  876. # elif TARGET_PHYS_ADDR_BITS == 64
  877. # define OMAP_FMT_plx "%#08" PRIx64
  878. # else
  879. # error TARGET_PHYS_ADDR_BITS undefined
  880. # endif
  881. uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
  882. void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
  883. uint32_t value);
  884. uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
  885. void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
  886. uint32_t value);
  887. uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
  888. void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
  889. uint32_t value);
  890. void omap_mpu_wakeup(void *opaque, int irq, int req);
  891. # define OMAP_BAD_REG(paddr) \
  892. fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
  893. __FUNCTION__, paddr)
  894. # define OMAP_RO_REG(paddr) \
  895. fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
  896. __FUNCTION__, paddr)
  897. /* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
  898. (Board-specifc tags are not here) */
  899. #define OMAP_TAG_CLOCK 0x4f01
  900. #define OMAP_TAG_MMC 0x4f02
  901. #define OMAP_TAG_SERIAL_CONSOLE 0x4f03
  902. #define OMAP_TAG_USB 0x4f04
  903. #define OMAP_TAG_LCD 0x4f05
  904. #define OMAP_TAG_GPIO_SWITCH 0x4f06
  905. #define OMAP_TAG_UART 0x4f07
  906. #define OMAP_TAG_FBMEM 0x4f08
  907. #define OMAP_TAG_STI_CONSOLE 0x4f09
  908. #define OMAP_TAG_CAMERA_SENSOR 0x4f0a
  909. #define OMAP_TAG_PARTITION 0x4f0b
  910. #define OMAP_TAG_TEA5761 0x4f10
  911. #define OMAP_TAG_TMP105 0x4f11
  912. #define OMAP_TAG_BOOT_REASON 0x4f80
  913. #define OMAP_TAG_FLASH_PART_STR 0x4f81
  914. #define OMAP_TAG_VERSION_STR 0x4f82
  915. enum {
  916. OMAP_GPIOSW_TYPE_COVER = 0 << 4,
  917. OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
  918. OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
  919. };
  920. #define OMAP_GPIOSW_INVERTED 0x0001
  921. #define OMAP_GPIOSW_OUTPUT 0x0002
  922. # define TCMI_VERBOSE 1
  923. //# define MEM_VERBOSE 1
  924. # ifdef TCMI_VERBOSE
  925. # define OMAP_8B_REG(paddr) \
  926. fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
  927. __FUNCTION__, paddr)
  928. # define OMAP_16B_REG(paddr) \
  929. fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
  930. __FUNCTION__, paddr)
  931. # define OMAP_32B_REG(paddr) \
  932. fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
  933. __FUNCTION__, paddr)
  934. # else
  935. # define OMAP_8B_REG(paddr)
  936. # define OMAP_16B_REG(paddr)
  937. # define OMAP_32B_REG(paddr)
  938. # endif
  939. # define OMAP_MPUI_REG_MASK 0x000007ff
  940. # ifdef MEM_VERBOSE
  941. struct io_fn {
  942. CPUReadMemoryFunc * const *mem_read;
  943. CPUWriteMemoryFunc * const *mem_write;
  944. void *opaque;
  945. int in;
  946. };
  947. static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
  948. {
  949. struct io_fn *s = opaque;
  950. uint32_t ret;
  951. s->in ++;
  952. ret = s->mem_read[0](s->opaque, addr);
  953. s->in --;
  954. if (!s->in)
  955. fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
  956. return ret;
  957. }
  958. static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
  959. {
  960. struct io_fn *s = opaque;
  961. uint32_t ret;
  962. s->in ++;
  963. ret = s->mem_read[1](s->opaque, addr);
  964. s->in --;
  965. if (!s->in)
  966. fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
  967. return ret;
  968. }
  969. static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
  970. {
  971. struct io_fn *s = opaque;
  972. uint32_t ret;
  973. s->in ++;
  974. ret = s->mem_read[2](s->opaque, addr);
  975. s->in --;
  976. if (!s->in)
  977. fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
  978. return ret;
  979. }
  980. static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
  981. {
  982. struct io_fn *s = opaque;
  983. if (!s->in)
  984. fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
  985. s->in ++;
  986. s->mem_write[0](s->opaque, addr, value);
  987. s->in --;
  988. }
  989. static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
  990. {
  991. struct io_fn *s = opaque;
  992. if (!s->in)
  993. fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
  994. s->in ++;
  995. s->mem_write[1](s->opaque, addr, value);
  996. s->in --;
  997. }
  998. static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
  999. {
  1000. struct io_fn *s = opaque;
  1001. if (!s->in)
  1002. fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
  1003. s->in ++;
  1004. s->mem_write[2](s->opaque, addr, value);
  1005. s->in --;
  1006. }
  1007. static CPUReadMemoryFunc * const io_readfn[] = { io_readb, io_readh, io_readw, };
  1008. static CPUWriteMemoryFunc * const io_writefn[] = { io_writeb, io_writeh, io_writew, };
  1009. inline static int debug_register_io_memory(CPUReadMemoryFunc * const *mem_read,
  1010. CPUWriteMemoryFunc * const *mem_write,
  1011. void *opaque)
  1012. {
  1013. struct io_fn *s = qemu_malloc(sizeof(struct io_fn));
  1014. s->mem_read = mem_read;
  1015. s->mem_write = mem_write;
  1016. s->opaque = opaque;
  1017. s->in = 0;
  1018. return cpu_register_io_memory(io_readfn, io_writefn, s,
  1019. DEVICE_NATIVE_ENDIAN);
  1020. }
  1021. # define cpu_register_io_memory debug_register_io_memory
  1022. # endif
  1023. /* Define when we want to reduce the number of IO regions registered. */
  1024. /*# define L4_MUX_HACK*/
  1025. #endif /* hw_omap_h */