2
0

mipsnet.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. #include "hw.h"
  2. #include "mips.h"
  3. #include "net.h"
  4. #include "isa.h"
  5. //#define DEBUG_MIPSNET_SEND
  6. //#define DEBUG_MIPSNET_RECEIVE
  7. //#define DEBUG_MIPSNET_DATA
  8. //#define DEBUG_MIPSNET_IRQ
  9. /* MIPSnet register offsets */
  10. #define MIPSNET_DEV_ID 0x00
  11. #define MIPSNET_BUSY 0x08
  12. #define MIPSNET_RX_DATA_COUNT 0x0c
  13. #define MIPSNET_TX_DATA_COUNT 0x10
  14. #define MIPSNET_INT_CTL 0x14
  15. # define MIPSNET_INTCTL_TXDONE 0x00000001
  16. # define MIPSNET_INTCTL_RXDONE 0x00000002
  17. # define MIPSNET_INTCTL_TESTBIT 0x80000000
  18. #define MIPSNET_INTERRUPT_INFO 0x18
  19. #define MIPSNET_RX_DATA_BUFFER 0x1c
  20. #define MIPSNET_TX_DATA_BUFFER 0x20
  21. #define MAX_ETH_FRAME_SIZE 1514
  22. typedef struct MIPSnetState {
  23. uint32_t busy;
  24. uint32_t rx_count;
  25. uint32_t rx_read;
  26. uint32_t tx_count;
  27. uint32_t tx_written;
  28. uint32_t intctl;
  29. uint8_t rx_buffer[MAX_ETH_FRAME_SIZE];
  30. uint8_t tx_buffer[MAX_ETH_FRAME_SIZE];
  31. int io_base;
  32. qemu_irq irq;
  33. NICState *nic;
  34. NICConf conf;
  35. } MIPSnetState;
  36. static void mipsnet_reset(MIPSnetState *s)
  37. {
  38. s->busy = 1;
  39. s->rx_count = 0;
  40. s->rx_read = 0;
  41. s->tx_count = 0;
  42. s->tx_written = 0;
  43. s->intctl = 0;
  44. memset(s->rx_buffer, 0, MAX_ETH_FRAME_SIZE);
  45. memset(s->tx_buffer, 0, MAX_ETH_FRAME_SIZE);
  46. }
  47. static void mipsnet_update_irq(MIPSnetState *s)
  48. {
  49. int isr = !!s->intctl;
  50. #ifdef DEBUG_MIPSNET_IRQ
  51. printf("mipsnet: Set IRQ to %d (%02x)\n", isr, s->intctl);
  52. #endif
  53. qemu_set_irq(s->irq, isr);
  54. }
  55. static int mipsnet_buffer_full(MIPSnetState *s)
  56. {
  57. if (s->rx_count >= MAX_ETH_FRAME_SIZE)
  58. return 1;
  59. return 0;
  60. }
  61. static int mipsnet_can_receive(VLANClientState *nc)
  62. {
  63. MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  64. if (s->busy)
  65. return 0;
  66. return !mipsnet_buffer_full(s);
  67. }
  68. static ssize_t mipsnet_receive(VLANClientState *nc, const uint8_t *buf, size_t size)
  69. {
  70. MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  71. #ifdef DEBUG_MIPSNET_RECEIVE
  72. printf("mipsnet: receiving len=%zu\n", size);
  73. #endif
  74. if (!mipsnet_can_receive(nc))
  75. return -1;
  76. s->busy = 1;
  77. /* Just accept everything. */
  78. /* Write packet data. */
  79. memcpy(s->rx_buffer, buf, size);
  80. s->rx_count = size;
  81. s->rx_read = 0;
  82. /* Now we can signal we have received something. */
  83. s->intctl |= MIPSNET_INTCTL_RXDONE;
  84. mipsnet_update_irq(s);
  85. return size;
  86. }
  87. static uint32_t mipsnet_ioport_read(void *opaque, uint32_t addr)
  88. {
  89. MIPSnetState *s = opaque;
  90. int ret = 0;
  91. addr &= 0x3f;
  92. switch (addr) {
  93. case MIPSNET_DEV_ID:
  94. ret = be32_to_cpu(0x4d495053); /* MIPS */
  95. break;
  96. case MIPSNET_DEV_ID + 4:
  97. ret = be32_to_cpu(0x4e455430); /* NET0 */
  98. break;
  99. case MIPSNET_BUSY:
  100. ret = s->busy;
  101. break;
  102. case MIPSNET_RX_DATA_COUNT:
  103. ret = s->rx_count;
  104. break;
  105. case MIPSNET_TX_DATA_COUNT:
  106. ret = s->tx_count;
  107. break;
  108. case MIPSNET_INT_CTL:
  109. ret = s->intctl;
  110. s->intctl &= ~MIPSNET_INTCTL_TESTBIT;
  111. break;
  112. case MIPSNET_INTERRUPT_INFO:
  113. /* XXX: This seems to be a per-VPE interrupt number. */
  114. ret = 0;
  115. break;
  116. case MIPSNET_RX_DATA_BUFFER:
  117. if (s->rx_count) {
  118. s->rx_count--;
  119. ret = s->rx_buffer[s->rx_read++];
  120. }
  121. break;
  122. /* Reads as zero. */
  123. case MIPSNET_TX_DATA_BUFFER:
  124. default:
  125. break;
  126. }
  127. #ifdef DEBUG_MIPSNET_DATA
  128. printf("mipsnet: read addr=0x%02x val=0x%02x\n", addr, ret);
  129. #endif
  130. return ret;
  131. }
  132. static void mipsnet_ioport_write(void *opaque, uint32_t addr, uint32_t val)
  133. {
  134. MIPSnetState *s = opaque;
  135. addr &= 0x3f;
  136. #ifdef DEBUG_MIPSNET_DATA
  137. printf("mipsnet: write addr=0x%02x val=0x%02x\n", addr, val);
  138. #endif
  139. switch (addr) {
  140. case MIPSNET_TX_DATA_COUNT:
  141. s->tx_count = (val <= MAX_ETH_FRAME_SIZE) ? val : 0;
  142. s->tx_written = 0;
  143. break;
  144. case MIPSNET_INT_CTL:
  145. if (val & MIPSNET_INTCTL_TXDONE) {
  146. s->intctl &= ~MIPSNET_INTCTL_TXDONE;
  147. } else if (val & MIPSNET_INTCTL_RXDONE) {
  148. s->intctl &= ~MIPSNET_INTCTL_RXDONE;
  149. } else if (val & MIPSNET_INTCTL_TESTBIT) {
  150. mipsnet_reset(s);
  151. s->intctl |= MIPSNET_INTCTL_TESTBIT;
  152. } else if (!val) {
  153. /* ACK testbit interrupt, flag was cleared on read. */
  154. }
  155. s->busy = !!s->intctl;
  156. mipsnet_update_irq(s);
  157. break;
  158. case MIPSNET_TX_DATA_BUFFER:
  159. s->tx_buffer[s->tx_written++] = val;
  160. if (s->tx_written == s->tx_count) {
  161. /* Send buffer. */
  162. #ifdef DEBUG_MIPSNET_SEND
  163. printf("mipsnet: sending len=%d\n", s->tx_count);
  164. #endif
  165. qemu_send_packet(&s->nic->nc, s->tx_buffer, s->tx_count);
  166. s->tx_count = s->tx_written = 0;
  167. s->intctl |= MIPSNET_INTCTL_TXDONE;
  168. s->busy = 1;
  169. mipsnet_update_irq(s);
  170. }
  171. break;
  172. /* Read-only registers */
  173. case MIPSNET_DEV_ID:
  174. case MIPSNET_BUSY:
  175. case MIPSNET_RX_DATA_COUNT:
  176. case MIPSNET_INTERRUPT_INFO:
  177. case MIPSNET_RX_DATA_BUFFER:
  178. default:
  179. break;
  180. }
  181. }
  182. static const VMStateDescription vmstate_mipsnet = {
  183. .name = "mipsnet",
  184. .version_id = 0,
  185. .minimum_version_id = 0,
  186. .minimum_version_id_old = 0,
  187. .fields = (VMStateField[]) {
  188. VMSTATE_UINT32(busy, MIPSnetState),
  189. VMSTATE_UINT32(rx_count, MIPSnetState),
  190. VMSTATE_UINT32(rx_read, MIPSnetState),
  191. VMSTATE_UINT32(tx_count, MIPSnetState),
  192. VMSTATE_UINT32(tx_written, MIPSnetState),
  193. VMSTATE_UINT32(intctl, MIPSnetState),
  194. VMSTATE_BUFFER(rx_buffer, MIPSnetState),
  195. VMSTATE_BUFFER(tx_buffer, MIPSnetState),
  196. VMSTATE_END_OF_LIST()
  197. }
  198. };
  199. static void mipsnet_cleanup(VLANClientState *nc)
  200. {
  201. MIPSnetState *s = DO_UPCAST(NICState, nc, nc)->opaque;
  202. vmstate_unregister(NULL, &vmstate_mipsnet, s);
  203. isa_unassign_ioport(s->io_base, 36);
  204. qemu_free(s);
  205. }
  206. static NetClientInfo net_mipsnet_info = {
  207. .type = NET_CLIENT_TYPE_NIC,
  208. .size = sizeof(NICState),
  209. .can_receive = mipsnet_can_receive,
  210. .receive = mipsnet_receive,
  211. .cleanup = mipsnet_cleanup,
  212. };
  213. void mipsnet_init (int base, qemu_irq irq, NICInfo *nd)
  214. {
  215. MIPSnetState *s;
  216. qemu_check_nic_model(nd, "mipsnet");
  217. s = qemu_mallocz(sizeof(MIPSnetState));
  218. register_ioport_write(base, 36, 1, mipsnet_ioport_write, s);
  219. register_ioport_read(base, 36, 1, mipsnet_ioport_read, s);
  220. register_ioport_write(base, 36, 2, mipsnet_ioport_write, s);
  221. register_ioport_read(base, 36, 2, mipsnet_ioport_read, s);
  222. register_ioport_write(base, 36, 4, mipsnet_ioport_write, s);
  223. register_ioport_read(base, 36, 4, mipsnet_ioport_read, s);
  224. s->io_base = base;
  225. s->irq = irq;
  226. if (nd) {
  227. s->conf.macaddr = nd->macaddr;
  228. s->conf.vlan = nd->vlan;
  229. s->conf.peer = nd->netdev;
  230. s->nic = qemu_new_nic(&net_mipsnet_info, &s->conf,
  231. nd->model, nd->name, s);
  232. qemu_format_nic_info_str(&s->nic->nc, s->conf.macaddr.a);
  233. }
  234. mipsnet_reset(s);
  235. vmstate_register(NULL, 0, &vmstate_mipsnet, s);
  236. }