mips_jazz.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. /*
  2. * QEMU MIPS Jazz support
  3. *
  4. * Copyright (c) 2007-2008 Hervé Poussineau
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "mips.h"
  26. #include "mips_cpudevs.h"
  27. #include "pc.h"
  28. #include "isa.h"
  29. #include "fdc.h"
  30. #include "sysemu.h"
  31. #include "arch_init.h"
  32. #include "boards.h"
  33. #include "net.h"
  34. #include "esp.h"
  35. #include "mips-bios.h"
  36. #include "loader.h"
  37. #include "mc146818rtc.h"
  38. #include "blockdev.h"
  39. #include "sysbus.h"
  40. enum jazz_model_e
  41. {
  42. JAZZ_MAGNUM,
  43. JAZZ_PICA61,
  44. };
  45. static void main_cpu_reset(void *opaque)
  46. {
  47. CPUState *env = opaque;
  48. cpu_reset(env);
  49. }
  50. static uint32_t rtc_readb(void *opaque, target_phys_addr_t addr)
  51. {
  52. return cpu_inw(0x71);
  53. }
  54. static void rtc_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  55. {
  56. cpu_outw(0x71, val & 0xff);
  57. }
  58. static CPUReadMemoryFunc * const rtc_read[3] = {
  59. rtc_readb,
  60. rtc_readb,
  61. rtc_readb,
  62. };
  63. static CPUWriteMemoryFunc * const rtc_write[3] = {
  64. rtc_writeb,
  65. rtc_writeb,
  66. rtc_writeb,
  67. };
  68. static void dma_dummy_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  69. {
  70. /* Nothing to do. That is only to ensure that
  71. * the current DMA acknowledge cycle is completed. */
  72. }
  73. static CPUReadMemoryFunc * const dma_dummy_read[3] = {
  74. NULL,
  75. NULL,
  76. NULL,
  77. };
  78. static CPUWriteMemoryFunc * const dma_dummy_write[3] = {
  79. dma_dummy_writeb,
  80. dma_dummy_writeb,
  81. dma_dummy_writeb,
  82. };
  83. #define MAGNUM_BIOS_SIZE_MAX 0x7e000
  84. #define MAGNUM_BIOS_SIZE (BIOS_SIZE < MAGNUM_BIOS_SIZE_MAX ? BIOS_SIZE : MAGNUM_BIOS_SIZE_MAX)
  85. static void cpu_request_exit(void *opaque, int irq, int level)
  86. {
  87. CPUState *env = cpu_single_env;
  88. if (env && level) {
  89. cpu_exit(env);
  90. }
  91. }
  92. static
  93. void mips_jazz_init (ram_addr_t ram_size,
  94. const char *cpu_model,
  95. enum jazz_model_e jazz_model)
  96. {
  97. char *filename;
  98. int bios_size, n;
  99. CPUState *env;
  100. qemu_irq *rc4030, *i8259;
  101. rc4030_dma *dmas;
  102. void* rc4030_opaque;
  103. int s_rtc, s_dma_dummy;
  104. NICInfo *nd;
  105. DeviceState *dev;
  106. SysBusDevice *sysbus;
  107. ISADevice *pit;
  108. DriveInfo *fds[MAX_FD];
  109. qemu_irq esp_reset, dma_enable;
  110. qemu_irq *cpu_exit_irq;
  111. ram_addr_t ram_offset;
  112. ram_addr_t bios_offset;
  113. /* init CPUs */
  114. if (cpu_model == NULL) {
  115. #ifdef TARGET_MIPS64
  116. cpu_model = "R4000";
  117. #else
  118. /* FIXME: All wrong, this maybe should be R3000 for the older JAZZs. */
  119. cpu_model = "24Kf";
  120. #endif
  121. }
  122. env = cpu_init(cpu_model);
  123. if (!env) {
  124. fprintf(stderr, "Unable to find CPU definition\n");
  125. exit(1);
  126. }
  127. qemu_register_reset(main_cpu_reset, env);
  128. /* allocate RAM */
  129. ram_offset = qemu_ram_alloc(NULL, "mips_jazz.ram", ram_size);
  130. cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
  131. bios_offset = qemu_ram_alloc(NULL, "mips_jazz.bios", MAGNUM_BIOS_SIZE);
  132. cpu_register_physical_memory(0x1fc00000LL,
  133. MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
  134. cpu_register_physical_memory(0xfff00000LL,
  135. MAGNUM_BIOS_SIZE, bios_offset | IO_MEM_ROM);
  136. /* load the BIOS image. */
  137. if (bios_name == NULL)
  138. bios_name = BIOS_FILENAME;
  139. filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
  140. if (filename) {
  141. bios_size = load_image_targphys(filename, 0xfff00000LL,
  142. MAGNUM_BIOS_SIZE);
  143. qemu_free(filename);
  144. } else {
  145. bios_size = -1;
  146. }
  147. if (bios_size < 0 || bios_size > MAGNUM_BIOS_SIZE) {
  148. fprintf(stderr, "qemu: Could not load MIPS bios '%s'\n",
  149. bios_name);
  150. exit(1);
  151. }
  152. /* Init CPU internal devices */
  153. cpu_mips_irq_init_cpu(env);
  154. cpu_mips_clock_init(env);
  155. /* Chipset */
  156. rc4030_opaque = rc4030_init(env->irq[6], env->irq[3], &rc4030, &dmas);
  157. s_dma_dummy = cpu_register_io_memory(dma_dummy_read, dma_dummy_write, NULL,
  158. DEVICE_NATIVE_ENDIAN);
  159. cpu_register_physical_memory(0x8000d000, 0x00001000, s_dma_dummy);
  160. /* ISA devices */
  161. i8259 = i8259_init(env->irq[4]);
  162. isa_bus_new(NULL);
  163. isa_bus_irqs(i8259);
  164. cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1);
  165. DMA_init(0, cpu_exit_irq);
  166. pit = pit_init(0x40, 0);
  167. pcspk_init(pit);
  168. /* ISA IO space at 0x90000000 */
  169. isa_mmio_init(0x90000000, 0x01000000);
  170. isa_mem_base = 0x11000000;
  171. /* Video card */
  172. switch (jazz_model) {
  173. case JAZZ_MAGNUM:
  174. g364fb_mm_init(0x40000000, 0x60000000, 0, rc4030[3]);
  175. break;
  176. case JAZZ_PICA61:
  177. isa_vga_mm_init(0x40000000, 0x60000000, 0);
  178. break;
  179. default:
  180. break;
  181. }
  182. /* Network controller */
  183. for (n = 0; n < nb_nics; n++) {
  184. nd = &nd_table[n];
  185. if (!nd->model)
  186. nd->model = qemu_strdup("dp83932");
  187. if (strcmp(nd->model, "dp83932") == 0) {
  188. dp83932_init(nd, 0x80001000, 2, rc4030[4],
  189. rc4030_opaque, rc4030_dma_memory_rw);
  190. break;
  191. } else if (strcmp(nd->model, "?") == 0) {
  192. fprintf(stderr, "qemu: Supported NICs: dp83932\n");
  193. exit(1);
  194. } else {
  195. fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd->model);
  196. exit(1);
  197. }
  198. }
  199. /* SCSI adapter */
  200. esp_init(0x80002000, 0,
  201. rc4030_dma_read, rc4030_dma_write, dmas[0],
  202. rc4030[5], &esp_reset, &dma_enable);
  203. /* Floppy */
  204. if (drive_get_max_bus(IF_FLOPPY) >= MAX_FD) {
  205. fprintf(stderr, "qemu: too many floppy drives\n");
  206. exit(1);
  207. }
  208. for (n = 0; n < MAX_FD; n++) {
  209. fds[n] = drive_get(IF_FLOPPY, 0, n);
  210. }
  211. fdctrl_init_sysbus(rc4030[1], 0, 0x80003000, fds);
  212. /* Real time clock */
  213. rtc_init(1980, NULL);
  214. s_rtc = cpu_register_io_memory(rtc_read, rtc_write, NULL,
  215. DEVICE_NATIVE_ENDIAN);
  216. cpu_register_physical_memory(0x80004000, 0x00001000, s_rtc);
  217. /* Keyboard (i8042) */
  218. i8042_mm_init(rc4030[6], rc4030[7], 0x80005000, 0x1000, 0x1);
  219. /* Serial ports */
  220. if (serial_hds[0]) {
  221. #ifdef TARGET_WORDS_BIGENDIAN
  222. serial_mm_init(0x80006000, 0, rc4030[8], 8000000/16, serial_hds[0], 1, 1);
  223. #else
  224. serial_mm_init(0x80006000, 0, rc4030[8], 8000000/16, serial_hds[0], 1, 0);
  225. #endif
  226. }
  227. if (serial_hds[1]) {
  228. #ifdef TARGET_WORDS_BIGENDIAN
  229. serial_mm_init(0x80007000, 0, rc4030[9], 8000000/16, serial_hds[1], 1, 1);
  230. #else
  231. serial_mm_init(0x80007000, 0, rc4030[9], 8000000/16, serial_hds[1], 1, 0);
  232. #endif
  233. }
  234. /* Parallel port */
  235. if (parallel_hds[0])
  236. parallel_mm_init(0x80008000, 0, rc4030[0], parallel_hds[0]);
  237. /* Sound card */
  238. /* FIXME: missing Jazz sound at 0x8000c000, rc4030[2] */
  239. audio_init(i8259, NULL);
  240. /* NVRAM */
  241. dev = qdev_create(NULL, "ds1225y");
  242. qdev_init_nofail(dev);
  243. sysbus = sysbus_from_qdev(dev);
  244. sysbus_mmio_map(sysbus, 0, 0x80009000);
  245. /* LED indicator */
  246. jazz_led_init(0x8000f000);
  247. }
  248. static
  249. void mips_magnum_init (ram_addr_t ram_size,
  250. const char *boot_device,
  251. const char *kernel_filename, const char *kernel_cmdline,
  252. const char *initrd_filename, const char *cpu_model)
  253. {
  254. mips_jazz_init(ram_size, cpu_model, JAZZ_MAGNUM);
  255. }
  256. static
  257. void mips_pica61_init (ram_addr_t ram_size,
  258. const char *boot_device,
  259. const char *kernel_filename, const char *kernel_cmdline,
  260. const char *initrd_filename, const char *cpu_model)
  261. {
  262. mips_jazz_init(ram_size, cpu_model, JAZZ_PICA61);
  263. }
  264. static QEMUMachine mips_magnum_machine = {
  265. .name = "magnum",
  266. .desc = "MIPS Magnum",
  267. .init = mips_magnum_init,
  268. .use_scsi = 1,
  269. };
  270. static QEMUMachine mips_pica61_machine = {
  271. .name = "pica61",
  272. .desc = "Acer Pica 61",
  273. .init = mips_pica61_init,
  274. .use_scsi = 1,
  275. };
  276. static void mips_jazz_machine_init(void)
  277. {
  278. qemu_register_machine(&mips_magnum_machine);
  279. qemu_register_machine(&mips_pica61_machine);
  280. }
  281. machine_init(mips_jazz_machine_init);