milkymist-uart.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * QEMU model of the Milkymist UART block.
  3. *
  4. * Copyright (c) 2010 Michael Walle <michael@walle.cc>
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. *
  20. * Specification available at:
  21. * http://www.milkymist.org/socdoc/uart.pdf
  22. */
  23. #include "hw.h"
  24. #include "sysbus.h"
  25. #include "trace.h"
  26. #include "qemu-char.h"
  27. #include "qemu-error.h"
  28. enum {
  29. R_RXTX = 0,
  30. R_DIV,
  31. R_MAX
  32. };
  33. struct MilkymistUartState {
  34. SysBusDevice busdev;
  35. CharDriverState *chr;
  36. qemu_irq rx_irq;
  37. qemu_irq tx_irq;
  38. uint32_t regs[R_MAX];
  39. };
  40. typedef struct MilkymistUartState MilkymistUartState;
  41. static uint32_t uart_read(void *opaque, target_phys_addr_t addr)
  42. {
  43. MilkymistUartState *s = opaque;
  44. uint32_t r = 0;
  45. addr >>= 2;
  46. switch (addr) {
  47. case R_RXTX:
  48. case R_DIV:
  49. r = s->regs[addr];
  50. break;
  51. default:
  52. error_report("milkymist_uart: read access to unknown register 0x"
  53. TARGET_FMT_plx, addr << 2);
  54. break;
  55. }
  56. trace_milkymist_uart_memory_read(addr << 2, r);
  57. return r;
  58. }
  59. static void uart_write(void *opaque, target_phys_addr_t addr, uint32_t value)
  60. {
  61. MilkymistUartState *s = opaque;
  62. unsigned char ch = value;
  63. trace_milkymist_uart_memory_write(addr, value);
  64. addr >>= 2;
  65. switch (addr) {
  66. case R_RXTX:
  67. if (s->chr) {
  68. qemu_chr_write(s->chr, &ch, 1);
  69. }
  70. trace_milkymist_uart_pulse_irq_tx();
  71. qemu_irq_pulse(s->tx_irq);
  72. break;
  73. case R_DIV:
  74. s->regs[addr] = value;
  75. break;
  76. default:
  77. error_report("milkymist_uart: write access to unknown register 0x"
  78. TARGET_FMT_plx, addr << 2);
  79. break;
  80. }
  81. }
  82. static CPUReadMemoryFunc * const uart_read_fn[] = {
  83. NULL,
  84. NULL,
  85. &uart_read,
  86. };
  87. static CPUWriteMemoryFunc * const uart_write_fn[] = {
  88. NULL,
  89. NULL,
  90. &uart_write,
  91. };
  92. static void uart_rx(void *opaque, const uint8_t *buf, int size)
  93. {
  94. MilkymistUartState *s = opaque;
  95. s->regs[R_RXTX] = *buf;
  96. trace_milkymist_uart_pulse_irq_rx();
  97. qemu_irq_pulse(s->rx_irq);
  98. }
  99. static int uart_can_rx(void *opaque)
  100. {
  101. return 1;
  102. }
  103. static void uart_event(void *opaque, int event)
  104. {
  105. }
  106. static void milkymist_uart_reset(DeviceState *d)
  107. {
  108. MilkymistUartState *s = container_of(d, MilkymistUartState, busdev.qdev);
  109. int i;
  110. for (i = 0; i < R_MAX; i++) {
  111. s->regs[i] = 0;
  112. }
  113. }
  114. static int milkymist_uart_init(SysBusDevice *dev)
  115. {
  116. MilkymistUartState *s = FROM_SYSBUS(typeof(*s), dev);
  117. int uart_regs;
  118. sysbus_init_irq(dev, &s->rx_irq);
  119. sysbus_init_irq(dev, &s->tx_irq);
  120. uart_regs = cpu_register_io_memory(uart_read_fn, uart_write_fn, s,
  121. DEVICE_NATIVE_ENDIAN);
  122. sysbus_init_mmio(dev, R_MAX * 4, uart_regs);
  123. s->chr = qdev_init_chardev(&dev->qdev);
  124. if (s->chr) {
  125. qemu_chr_add_handlers(s->chr, uart_can_rx, uart_rx, uart_event, s);
  126. }
  127. return 0;
  128. }
  129. static const VMStateDescription vmstate_milkymist_uart = {
  130. .name = "milkymist-uart",
  131. .version_id = 1,
  132. .minimum_version_id = 1,
  133. .minimum_version_id_old = 1,
  134. .fields = (VMStateField[]) {
  135. VMSTATE_UINT32_ARRAY(regs, MilkymistUartState, R_MAX),
  136. VMSTATE_END_OF_LIST()
  137. }
  138. };
  139. static SysBusDeviceInfo milkymist_uart_info = {
  140. .init = milkymist_uart_init,
  141. .qdev.name = "milkymist-uart",
  142. .qdev.size = sizeof(MilkymistUartState),
  143. .qdev.vmsd = &vmstate_milkymist_uart,
  144. .qdev.reset = milkymist_uart_reset,
  145. };
  146. static void milkymist_uart_register(void)
  147. {
  148. sysbus_register_withprop(&milkymist_uart_info);
  149. }
  150. device_init(milkymist_uart_register)