2
0

isa_mmio.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * Memory mapped access to ISA IO space.
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "isa.h"
  26. static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr,
  27. uint32_t val)
  28. {
  29. cpu_outb(addr & IOPORTS_MASK, val);
  30. }
  31. static void isa_mmio_writew(void *opaque, target_phys_addr_t addr,
  32. uint32_t val)
  33. {
  34. cpu_outw(addr & IOPORTS_MASK, val);
  35. }
  36. static void isa_mmio_writel(void *opaque, target_phys_addr_t addr,
  37. uint32_t val)
  38. {
  39. cpu_outl(addr & IOPORTS_MASK, val);
  40. }
  41. static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr)
  42. {
  43. return cpu_inb(addr & IOPORTS_MASK);
  44. }
  45. static uint32_t isa_mmio_readw(void *opaque, target_phys_addr_t addr)
  46. {
  47. return cpu_inw(addr & IOPORTS_MASK);
  48. }
  49. static uint32_t isa_mmio_readl(void *opaque, target_phys_addr_t addr)
  50. {
  51. return cpu_inl(addr & IOPORTS_MASK);
  52. }
  53. static CPUWriteMemoryFunc * const isa_mmio_write[] = {
  54. &isa_mmio_writeb,
  55. &isa_mmio_writew,
  56. &isa_mmio_writel,
  57. };
  58. static CPUReadMemoryFunc * const isa_mmio_read[] = {
  59. &isa_mmio_readb,
  60. &isa_mmio_readw,
  61. &isa_mmio_readl,
  62. };
  63. void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size)
  64. {
  65. int isa_mmio_iomemtype;
  66. isa_mmio_iomemtype = cpu_register_io_memory(isa_mmio_read,
  67. isa_mmio_write,
  68. NULL,
  69. DEVICE_LITTLE_ENDIAN);
  70. cpu_register_physical_memory(base, size, isa_mmio_iomemtype);
  71. }