integratorcp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * ARM Integrator CP System emulation.
  3. *
  4. * Copyright (c) 2005-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licensed under the GPL
  8. */
  9. #include "sysbus.h"
  10. #include "primecell.h"
  11. #include "devices.h"
  12. #include "boards.h"
  13. #include "arm-misc.h"
  14. #include "net.h"
  15. typedef struct {
  16. SysBusDevice busdev;
  17. uint32_t memsz;
  18. uint32_t flash_offset;
  19. uint32_t cm_osc;
  20. uint32_t cm_ctrl;
  21. uint32_t cm_lock;
  22. uint32_t cm_auxosc;
  23. uint32_t cm_sdram;
  24. uint32_t cm_init;
  25. uint32_t cm_flags;
  26. uint32_t cm_nvflags;
  27. uint32_t int_level;
  28. uint32_t irq_enabled;
  29. uint32_t fiq_enabled;
  30. } integratorcm_state;
  31. static uint8_t integrator_spd[128] = {
  32. 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
  33. 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
  34. };
  35. static uint32_t integratorcm_read(void *opaque, target_phys_addr_t offset)
  36. {
  37. integratorcm_state *s = (integratorcm_state *)opaque;
  38. if (offset >= 0x100 && offset < 0x200) {
  39. /* CM_SPD */
  40. if (offset >= 0x180)
  41. return 0;
  42. return integrator_spd[offset >> 2];
  43. }
  44. switch (offset >> 2) {
  45. case 0: /* CM_ID */
  46. return 0x411a3001;
  47. case 1: /* CM_PROC */
  48. return 0;
  49. case 2: /* CM_OSC */
  50. return s->cm_osc;
  51. case 3: /* CM_CTRL */
  52. return s->cm_ctrl;
  53. case 4: /* CM_STAT */
  54. return 0x00100000;
  55. case 5: /* CM_LOCK */
  56. if (s->cm_lock == 0xa05f) {
  57. return 0x1a05f;
  58. } else {
  59. return s->cm_lock;
  60. }
  61. case 6: /* CM_LMBUSCNT */
  62. /* ??? High frequency timer. */
  63. hw_error("integratorcm_read: CM_LMBUSCNT");
  64. case 7: /* CM_AUXOSC */
  65. return s->cm_auxosc;
  66. case 8: /* CM_SDRAM */
  67. return s->cm_sdram;
  68. case 9: /* CM_INIT */
  69. return s->cm_init;
  70. case 10: /* CM_REFCT */
  71. /* ??? High frequency timer. */
  72. hw_error("integratorcm_read: CM_REFCT");
  73. case 12: /* CM_FLAGS */
  74. return s->cm_flags;
  75. case 14: /* CM_NVFLAGS */
  76. return s->cm_nvflags;
  77. case 16: /* CM_IRQ_STAT */
  78. return s->int_level & s->irq_enabled;
  79. case 17: /* CM_IRQ_RSTAT */
  80. return s->int_level;
  81. case 18: /* CM_IRQ_ENSET */
  82. return s->irq_enabled;
  83. case 20: /* CM_SOFT_INTSET */
  84. return s->int_level & 1;
  85. case 24: /* CM_FIQ_STAT */
  86. return s->int_level & s->fiq_enabled;
  87. case 25: /* CM_FIQ_RSTAT */
  88. return s->int_level;
  89. case 26: /* CM_FIQ_ENSET */
  90. return s->fiq_enabled;
  91. case 32: /* CM_VOLTAGE_CTL0 */
  92. case 33: /* CM_VOLTAGE_CTL1 */
  93. case 34: /* CM_VOLTAGE_CTL2 */
  94. case 35: /* CM_VOLTAGE_CTL3 */
  95. /* ??? Voltage control unimplemented. */
  96. return 0;
  97. default:
  98. hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
  99. (int)offset);
  100. return 0;
  101. }
  102. }
  103. static void integratorcm_do_remap(integratorcm_state *s, int flash)
  104. {
  105. if (flash) {
  106. cpu_register_physical_memory(0, 0x100000, IO_MEM_RAM);
  107. } else {
  108. cpu_register_physical_memory(0, 0x100000, s->flash_offset | IO_MEM_RAM);
  109. }
  110. //??? tlb_flush (cpu_single_env, 1);
  111. }
  112. static void integratorcm_set_ctrl(integratorcm_state *s, uint32_t value)
  113. {
  114. if (value & 8) {
  115. hw_error("Board reset\n");
  116. }
  117. if ((s->cm_init ^ value) & 4) {
  118. integratorcm_do_remap(s, (value & 4) == 0);
  119. }
  120. if ((s->cm_init ^ value) & 1) {
  121. printf("Green LED %s\n", (value & 1) ? "on" : "off");
  122. }
  123. s->cm_init = (s->cm_init & ~ 5) | (value ^ 5);
  124. }
  125. static void integratorcm_update(integratorcm_state *s)
  126. {
  127. /* ??? The CPU irq/fiq is raised when either the core module or base PIC
  128. are active. */
  129. if (s->int_level & (s->irq_enabled | s->fiq_enabled))
  130. hw_error("Core module interrupt\n");
  131. }
  132. static void integratorcm_write(void *opaque, target_phys_addr_t offset,
  133. uint32_t value)
  134. {
  135. integratorcm_state *s = (integratorcm_state *)opaque;
  136. switch (offset >> 2) {
  137. case 2: /* CM_OSC */
  138. if (s->cm_lock == 0xa05f)
  139. s->cm_osc = value;
  140. break;
  141. case 3: /* CM_CTRL */
  142. integratorcm_set_ctrl(s, value);
  143. break;
  144. case 5: /* CM_LOCK */
  145. s->cm_lock = value & 0xffff;
  146. break;
  147. case 7: /* CM_AUXOSC */
  148. if (s->cm_lock == 0xa05f)
  149. s->cm_auxosc = value;
  150. break;
  151. case 8: /* CM_SDRAM */
  152. s->cm_sdram = value;
  153. break;
  154. case 9: /* CM_INIT */
  155. /* ??? This can change the memory bus frequency. */
  156. s->cm_init = value;
  157. break;
  158. case 12: /* CM_FLAGSS */
  159. s->cm_flags |= value;
  160. break;
  161. case 13: /* CM_FLAGSC */
  162. s->cm_flags &= ~value;
  163. break;
  164. case 14: /* CM_NVFLAGSS */
  165. s->cm_nvflags |= value;
  166. break;
  167. case 15: /* CM_NVFLAGSS */
  168. s->cm_nvflags &= ~value;
  169. break;
  170. case 18: /* CM_IRQ_ENSET */
  171. s->irq_enabled |= value;
  172. integratorcm_update(s);
  173. break;
  174. case 19: /* CM_IRQ_ENCLR */
  175. s->irq_enabled &= ~value;
  176. integratorcm_update(s);
  177. break;
  178. case 20: /* CM_SOFT_INTSET */
  179. s->int_level |= (value & 1);
  180. integratorcm_update(s);
  181. break;
  182. case 21: /* CM_SOFT_INTCLR */
  183. s->int_level &= ~(value & 1);
  184. integratorcm_update(s);
  185. break;
  186. case 26: /* CM_FIQ_ENSET */
  187. s->fiq_enabled |= value;
  188. integratorcm_update(s);
  189. break;
  190. case 27: /* CM_FIQ_ENCLR */
  191. s->fiq_enabled &= ~value;
  192. integratorcm_update(s);
  193. break;
  194. case 32: /* CM_VOLTAGE_CTL0 */
  195. case 33: /* CM_VOLTAGE_CTL1 */
  196. case 34: /* CM_VOLTAGE_CTL2 */
  197. case 35: /* CM_VOLTAGE_CTL3 */
  198. /* ??? Voltage control unimplemented. */
  199. break;
  200. default:
  201. hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
  202. (int)offset);
  203. break;
  204. }
  205. }
  206. /* Integrator/CM control registers. */
  207. static CPUReadMemoryFunc * const integratorcm_readfn[] = {
  208. integratorcm_read,
  209. integratorcm_read,
  210. integratorcm_read
  211. };
  212. static CPUWriteMemoryFunc * const integratorcm_writefn[] = {
  213. integratorcm_write,
  214. integratorcm_write,
  215. integratorcm_write
  216. };
  217. static int integratorcm_init(SysBusDevice *dev)
  218. {
  219. int iomemtype;
  220. integratorcm_state *s = FROM_SYSBUS(integratorcm_state, dev);
  221. s->cm_osc = 0x01000048;
  222. /* ??? What should the high bits of this value be? */
  223. s->cm_auxosc = 0x0007feff;
  224. s->cm_sdram = 0x00011122;
  225. if (s->memsz >= 256) {
  226. integrator_spd[31] = 64;
  227. s->cm_sdram |= 0x10;
  228. } else if (s->memsz >= 128) {
  229. integrator_spd[31] = 32;
  230. s->cm_sdram |= 0x0c;
  231. } else if (s->memsz >= 64) {
  232. integrator_spd[31] = 16;
  233. s->cm_sdram |= 0x08;
  234. } else if (s->memsz >= 32) {
  235. integrator_spd[31] = 4;
  236. s->cm_sdram |= 0x04;
  237. } else {
  238. integrator_spd[31] = 2;
  239. }
  240. memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
  241. s->cm_init = 0x00000112;
  242. s->flash_offset = qemu_ram_alloc(NULL, "integrator.flash", 0x100000);
  243. iomemtype = cpu_register_io_memory(integratorcm_readfn,
  244. integratorcm_writefn, s,
  245. DEVICE_NATIVE_ENDIAN);
  246. sysbus_init_mmio(dev, 0x00800000, iomemtype);
  247. integratorcm_do_remap(s, 1);
  248. /* ??? Save/restore. */
  249. return 0;
  250. }
  251. /* Integrator/CP hardware emulation. */
  252. /* Primary interrupt controller. */
  253. typedef struct icp_pic_state
  254. {
  255. SysBusDevice busdev;
  256. uint32_t level;
  257. uint32_t irq_enabled;
  258. uint32_t fiq_enabled;
  259. qemu_irq parent_irq;
  260. qemu_irq parent_fiq;
  261. } icp_pic_state;
  262. static void icp_pic_update(icp_pic_state *s)
  263. {
  264. uint32_t flags;
  265. flags = (s->level & s->irq_enabled);
  266. qemu_set_irq(s->parent_irq, flags != 0);
  267. flags = (s->level & s->fiq_enabled);
  268. qemu_set_irq(s->parent_fiq, flags != 0);
  269. }
  270. static void icp_pic_set_irq(void *opaque, int irq, int level)
  271. {
  272. icp_pic_state *s = (icp_pic_state *)opaque;
  273. if (level)
  274. s->level |= 1 << irq;
  275. else
  276. s->level &= ~(1 << irq);
  277. icp_pic_update(s);
  278. }
  279. static uint32_t icp_pic_read(void *opaque, target_phys_addr_t offset)
  280. {
  281. icp_pic_state *s = (icp_pic_state *)opaque;
  282. switch (offset >> 2) {
  283. case 0: /* IRQ_STATUS */
  284. return s->level & s->irq_enabled;
  285. case 1: /* IRQ_RAWSTAT */
  286. return s->level;
  287. case 2: /* IRQ_ENABLESET */
  288. return s->irq_enabled;
  289. case 4: /* INT_SOFTSET */
  290. return s->level & 1;
  291. case 8: /* FRQ_STATUS */
  292. return s->level & s->fiq_enabled;
  293. case 9: /* FRQ_RAWSTAT */
  294. return s->level;
  295. case 10: /* FRQ_ENABLESET */
  296. return s->fiq_enabled;
  297. case 3: /* IRQ_ENABLECLR */
  298. case 5: /* INT_SOFTCLR */
  299. case 11: /* FRQ_ENABLECLR */
  300. default:
  301. printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
  302. return 0;
  303. }
  304. }
  305. static void icp_pic_write(void *opaque, target_phys_addr_t offset,
  306. uint32_t value)
  307. {
  308. icp_pic_state *s = (icp_pic_state *)opaque;
  309. switch (offset >> 2) {
  310. case 2: /* IRQ_ENABLESET */
  311. s->irq_enabled |= value;
  312. break;
  313. case 3: /* IRQ_ENABLECLR */
  314. s->irq_enabled &= ~value;
  315. break;
  316. case 4: /* INT_SOFTSET */
  317. if (value & 1)
  318. icp_pic_set_irq(s, 0, 1);
  319. break;
  320. case 5: /* INT_SOFTCLR */
  321. if (value & 1)
  322. icp_pic_set_irq(s, 0, 0);
  323. break;
  324. case 10: /* FRQ_ENABLESET */
  325. s->fiq_enabled |= value;
  326. break;
  327. case 11: /* FRQ_ENABLECLR */
  328. s->fiq_enabled &= ~value;
  329. break;
  330. case 0: /* IRQ_STATUS */
  331. case 1: /* IRQ_RAWSTAT */
  332. case 8: /* FRQ_STATUS */
  333. case 9: /* FRQ_RAWSTAT */
  334. default:
  335. printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
  336. return;
  337. }
  338. icp_pic_update(s);
  339. }
  340. static CPUReadMemoryFunc * const icp_pic_readfn[] = {
  341. icp_pic_read,
  342. icp_pic_read,
  343. icp_pic_read
  344. };
  345. static CPUWriteMemoryFunc * const icp_pic_writefn[] = {
  346. icp_pic_write,
  347. icp_pic_write,
  348. icp_pic_write
  349. };
  350. static int icp_pic_init(SysBusDevice *dev)
  351. {
  352. icp_pic_state *s = FROM_SYSBUS(icp_pic_state, dev);
  353. int iomemtype;
  354. qdev_init_gpio_in(&dev->qdev, icp_pic_set_irq, 32);
  355. sysbus_init_irq(dev, &s->parent_irq);
  356. sysbus_init_irq(dev, &s->parent_fiq);
  357. iomemtype = cpu_register_io_memory(icp_pic_readfn,
  358. icp_pic_writefn, s,
  359. DEVICE_NATIVE_ENDIAN);
  360. sysbus_init_mmio(dev, 0x00800000, iomemtype);
  361. return 0;
  362. }
  363. /* CP control registers. */
  364. static uint32_t icp_control_read(void *opaque, target_phys_addr_t offset)
  365. {
  366. switch (offset >> 2) {
  367. case 0: /* CP_IDFIELD */
  368. return 0x41034003;
  369. case 1: /* CP_FLASHPROG */
  370. return 0;
  371. case 2: /* CP_INTREG */
  372. return 0;
  373. case 3: /* CP_DECODE */
  374. return 0x11;
  375. default:
  376. hw_error("icp_control_read: Bad offset %x\n", (int)offset);
  377. return 0;
  378. }
  379. }
  380. static void icp_control_write(void *opaque, target_phys_addr_t offset,
  381. uint32_t value)
  382. {
  383. switch (offset >> 2) {
  384. case 1: /* CP_FLASHPROG */
  385. case 2: /* CP_INTREG */
  386. case 3: /* CP_DECODE */
  387. /* Nothing interesting implemented yet. */
  388. break;
  389. default:
  390. hw_error("icp_control_write: Bad offset %x\n", (int)offset);
  391. }
  392. }
  393. static CPUReadMemoryFunc * const icp_control_readfn[] = {
  394. icp_control_read,
  395. icp_control_read,
  396. icp_control_read
  397. };
  398. static CPUWriteMemoryFunc * const icp_control_writefn[] = {
  399. icp_control_write,
  400. icp_control_write,
  401. icp_control_write
  402. };
  403. static void icp_control_init(uint32_t base)
  404. {
  405. int iomemtype;
  406. iomemtype = cpu_register_io_memory(icp_control_readfn,
  407. icp_control_writefn, NULL,
  408. DEVICE_NATIVE_ENDIAN);
  409. cpu_register_physical_memory(base, 0x00800000, iomemtype);
  410. /* ??? Save/restore. */
  411. }
  412. /* Board init. */
  413. static struct arm_boot_info integrator_binfo = {
  414. .loader_start = 0x0,
  415. .board_id = 0x113,
  416. };
  417. static void integratorcp_init(ram_addr_t ram_size,
  418. const char *boot_device,
  419. const char *kernel_filename, const char *kernel_cmdline,
  420. const char *initrd_filename, const char *cpu_model)
  421. {
  422. CPUState *env;
  423. ram_addr_t ram_offset;
  424. qemu_irq pic[32];
  425. qemu_irq *cpu_pic;
  426. DeviceState *dev;
  427. int i;
  428. if (!cpu_model)
  429. cpu_model = "arm926";
  430. env = cpu_init(cpu_model);
  431. if (!env) {
  432. fprintf(stderr, "Unable to find CPU definition\n");
  433. exit(1);
  434. }
  435. ram_offset = qemu_ram_alloc(NULL, "integrator.ram", ram_size);
  436. /* ??? On a real system the first 1Mb is mapped as SSRAM or boot flash. */
  437. /* ??? RAM should repeat to fill physical memory space. */
  438. /* SDRAM at address zero*/
  439. cpu_register_physical_memory(0, ram_size, ram_offset | IO_MEM_RAM);
  440. /* And again at address 0x80000000 */
  441. cpu_register_physical_memory(0x80000000, ram_size, ram_offset | IO_MEM_RAM);
  442. dev = qdev_create(NULL, "integrator_core");
  443. qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
  444. qdev_init_nofail(dev);
  445. sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
  446. cpu_pic = arm_pic_init_cpu(env);
  447. dev = sysbus_create_varargs("integrator_pic", 0x14000000,
  448. cpu_pic[ARM_PIC_CPU_IRQ],
  449. cpu_pic[ARM_PIC_CPU_FIQ], NULL);
  450. for (i = 0; i < 32; i++) {
  451. pic[i] = qdev_get_gpio_in(dev, i);
  452. }
  453. sysbus_create_simple("integrator_pic", 0xca000000, pic[26]);
  454. sysbus_create_varargs("integrator_pit", 0x13000000,
  455. pic[5], pic[6], pic[7], NULL);
  456. sysbus_create_simple("pl031", 0x15000000, pic[8]);
  457. sysbus_create_simple("pl011", 0x16000000, pic[1]);
  458. sysbus_create_simple("pl011", 0x17000000, pic[2]);
  459. icp_control_init(0xcb000000);
  460. sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
  461. sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
  462. sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
  463. if (nd_table[0].vlan)
  464. smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
  465. sysbus_create_simple("pl110", 0xc0000000, pic[22]);
  466. integrator_binfo.ram_size = ram_size;
  467. integrator_binfo.kernel_filename = kernel_filename;
  468. integrator_binfo.kernel_cmdline = kernel_cmdline;
  469. integrator_binfo.initrd_filename = initrd_filename;
  470. arm_load_kernel(env, &integrator_binfo);
  471. }
  472. static QEMUMachine integratorcp_machine = {
  473. .name = "integratorcp",
  474. .desc = "ARM Integrator/CP (ARM926EJ-S)",
  475. .init = integratorcp_init,
  476. .is_default = 1,
  477. };
  478. static void integratorcp_machine_init(void)
  479. {
  480. qemu_register_machine(&integratorcp_machine);
  481. }
  482. machine_init(integratorcp_machine_init);
  483. static SysBusDeviceInfo core_info = {
  484. .init = integratorcm_init,
  485. .qdev.name = "integrator_core",
  486. .qdev.size = sizeof(integratorcm_state),
  487. .qdev.props = (Property[]) {
  488. DEFINE_PROP_UINT32("memsz", integratorcm_state, memsz, 0),
  489. DEFINE_PROP_END_OF_LIST(),
  490. }
  491. };
  492. static void integratorcp_register_devices(void)
  493. {
  494. sysbus_register_dev("integrator_pic", sizeof(icp_pic_state), icp_pic_init);
  495. sysbus_register_withprop(&core_info);
  496. }
  497. device_init(integratorcp_register_devices)