eccmemctl.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332
  1. /*
  2. * QEMU Sparc Sun4m ECC memory controller emulation
  3. *
  4. * Copyright (c) 2007 Robert Reif
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "sysbus.h"
  25. #include "trace.h"
  26. /* There are 3 versions of this chip used in SMP sun4m systems:
  27. * MCC (version 0, implementation 0) SS-600MP
  28. * EMC (version 0, implementation 1) SS-10
  29. * SMC (version 0, implementation 2) SS-10SX and SS-20
  30. *
  31. * Chipset docs:
  32. * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01,
  33. * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
  34. */
  35. #define ECC_MCC 0x00000000
  36. #define ECC_EMC 0x10000000
  37. #define ECC_SMC 0x20000000
  38. /* Register indexes */
  39. #define ECC_MER 0 /* Memory Enable Register */
  40. #define ECC_MDR 1 /* Memory Delay Register */
  41. #define ECC_MFSR 2 /* Memory Fault Status Register */
  42. #define ECC_VCR 3 /* Video Configuration Register */
  43. #define ECC_MFAR0 4 /* Memory Fault Address Register 0 */
  44. #define ECC_MFAR1 5 /* Memory Fault Address Register 1 */
  45. #define ECC_DR 6 /* Diagnostic Register */
  46. #define ECC_ECR0 7 /* Event Count Register 0 */
  47. #define ECC_ECR1 8 /* Event Count Register 1 */
  48. /* ECC fault control register */
  49. #define ECC_MER_EE 0x00000001 /* Enable ECC checking */
  50. #define ECC_MER_EI 0x00000002 /* Enable Interrupts on
  51. correctable errors */
  52. #define ECC_MER_MRR0 0x00000004 /* SIMM 0 */
  53. #define ECC_MER_MRR1 0x00000008 /* SIMM 1 */
  54. #define ECC_MER_MRR2 0x00000010 /* SIMM 2 */
  55. #define ECC_MER_MRR3 0x00000020 /* SIMM 3 */
  56. #define ECC_MER_MRR4 0x00000040 /* SIMM 4 */
  57. #define ECC_MER_MRR5 0x00000080 /* SIMM 5 */
  58. #define ECC_MER_MRR6 0x00000100 /* SIMM 6 */
  59. #define ECC_MER_MRR7 0x00000200 /* SIMM 7 */
  60. #define ECC_MER_REU 0x00000100 /* Memory Refresh Enable (600MP) */
  61. #define ECC_MER_MRR 0x000003fc /* MRR mask */
  62. #define ECC_MER_A 0x00000400 /* Memory controller addr map select */
  63. #define ECC_MER_DCI 0x00000800 /* Disables Coherent Invalidate ACK */
  64. #define ECC_MER_VER 0x0f000000 /* Version */
  65. #define ECC_MER_IMPL 0xf0000000 /* Implementation */
  66. #define ECC_MER_MASK_0 0x00000103 /* Version 0 (MCC) mask */
  67. #define ECC_MER_MASK_1 0x00000bff /* Version 1 (EMC) mask */
  68. #define ECC_MER_MASK_2 0x00000bff /* Version 2 (SMC) mask */
  69. /* ECC memory delay register */
  70. #define ECC_MDR_RRI 0x000003ff /* Refresh Request Interval */
  71. #define ECC_MDR_MI 0x00001c00 /* MIH Delay */
  72. #define ECC_MDR_CI 0x0000e000 /* Coherent Invalidate Delay */
  73. #define ECC_MDR_MDL 0x001f0000 /* MBus Master arbitration delay */
  74. #define ECC_MDR_MDH 0x03e00000 /* MBus Master arbitration delay */
  75. #define ECC_MDR_GAD 0x7c000000 /* Graphics Arbitration Delay */
  76. #define ECC_MDR_RSC 0x80000000 /* Refresh load control */
  77. #define ECC_MDR_MASK 0x7fffffff
  78. /* ECC fault status register */
  79. #define ECC_MFSR_CE 0x00000001 /* Correctable error */
  80. #define ECC_MFSR_BS 0x00000002 /* C2 graphics bad slot access */
  81. #define ECC_MFSR_TO 0x00000004 /* Timeout on write */
  82. #define ECC_MFSR_UE 0x00000008 /* Uncorrectable error */
  83. #define ECC_MFSR_DW 0x000000f0 /* Index of double word in block */
  84. #define ECC_MFSR_SYND 0x0000ff00 /* Syndrome for correctable error */
  85. #define ECC_MFSR_ME 0x00010000 /* Multiple errors */
  86. #define ECC_MFSR_C2ERR 0x00020000 /* C2 graphics error */
  87. /* ECC fault address register 0 */
  88. #define ECC_MFAR0_PADDR 0x0000000f /* PA[32-35] */
  89. #define ECC_MFAR0_TYPE 0x000000f0 /* Transaction type */
  90. #define ECC_MFAR0_SIZE 0x00000700 /* Transaction size */
  91. #define ECC_MFAR0_CACHE 0x00000800 /* Mapped cacheable */
  92. #define ECC_MFAR0_LOCK 0x00001000 /* Error occurred in atomic cycle */
  93. #define ECC_MFAR0_BMODE 0x00002000 /* Boot mode */
  94. #define ECC_MFAR0_VADDR 0x003fc000 /* VA[12-19] (superset bits) */
  95. #define ECC_MFAR0_S 0x08000000 /* Supervisor mode */
  96. #define ECC_MFARO_MID 0xf0000000 /* Module ID */
  97. /* ECC diagnostic register */
  98. #define ECC_DR_CBX 0x00000001
  99. #define ECC_DR_CB0 0x00000002
  100. #define ECC_DR_CB1 0x00000004
  101. #define ECC_DR_CB2 0x00000008
  102. #define ECC_DR_CB4 0x00000010
  103. #define ECC_DR_CB8 0x00000020
  104. #define ECC_DR_CB16 0x00000040
  105. #define ECC_DR_CB32 0x00000080
  106. #define ECC_DR_DMODE 0x00000c00
  107. #define ECC_NREGS 9
  108. #define ECC_SIZE (ECC_NREGS * sizeof(uint32_t))
  109. #define ECC_DIAG_SIZE 4
  110. #define ECC_DIAG_MASK (ECC_DIAG_SIZE - 1)
  111. typedef struct ECCState {
  112. SysBusDevice busdev;
  113. qemu_irq irq;
  114. uint32_t regs[ECC_NREGS];
  115. uint8_t diag[ECC_DIAG_SIZE];
  116. uint32_t version;
  117. } ECCState;
  118. static void ecc_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  119. {
  120. ECCState *s = opaque;
  121. switch (addr >> 2) {
  122. case ECC_MER:
  123. if (s->version == ECC_MCC)
  124. s->regs[ECC_MER] = (val & ECC_MER_MASK_0);
  125. else if (s->version == ECC_EMC)
  126. s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1);
  127. else if (s->version == ECC_SMC)
  128. s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2);
  129. trace_ecc_mem_writel_mer(val);
  130. break;
  131. case ECC_MDR:
  132. s->regs[ECC_MDR] = val & ECC_MDR_MASK;
  133. trace_ecc_mem_writel_mdr(val);
  134. break;
  135. case ECC_MFSR:
  136. s->regs[ECC_MFSR] = val;
  137. qemu_irq_lower(s->irq);
  138. trace_ecc_mem_writel_mfsr(val);
  139. break;
  140. case ECC_VCR:
  141. s->regs[ECC_VCR] = val;
  142. trace_ecc_mem_writel_vcr(val);
  143. break;
  144. case ECC_DR:
  145. s->regs[ECC_DR] = val;
  146. trace_ecc_mem_writel_dr(val);
  147. break;
  148. case ECC_ECR0:
  149. s->regs[ECC_ECR0] = val;
  150. trace_ecc_mem_writel_ecr0(val);
  151. break;
  152. case ECC_ECR1:
  153. s->regs[ECC_ECR0] = val;
  154. trace_ecc_mem_writel_ecr1(val);
  155. break;
  156. }
  157. }
  158. static uint32_t ecc_mem_readl(void *opaque, target_phys_addr_t addr)
  159. {
  160. ECCState *s = opaque;
  161. uint32_t ret = 0;
  162. switch (addr >> 2) {
  163. case ECC_MER:
  164. ret = s->regs[ECC_MER];
  165. trace_ecc_mem_readl_mer(ret);
  166. break;
  167. case ECC_MDR:
  168. ret = s->regs[ECC_MDR];
  169. trace_ecc_mem_readl_mdr(ret);
  170. break;
  171. case ECC_MFSR:
  172. ret = s->regs[ECC_MFSR];
  173. trace_ecc_mem_readl_mfsr(ret);
  174. break;
  175. case ECC_VCR:
  176. ret = s->regs[ECC_VCR];
  177. trace_ecc_mem_readl_vcr(ret);
  178. break;
  179. case ECC_MFAR0:
  180. ret = s->regs[ECC_MFAR0];
  181. trace_ecc_mem_readl_mfar0(ret);
  182. break;
  183. case ECC_MFAR1:
  184. ret = s->regs[ECC_MFAR1];
  185. trace_ecc_mem_readl_mfar1(ret);
  186. break;
  187. case ECC_DR:
  188. ret = s->regs[ECC_DR];
  189. trace_ecc_mem_readl_dr(ret);
  190. break;
  191. case ECC_ECR0:
  192. ret = s->regs[ECC_ECR0];
  193. trace_ecc_mem_readl_ecr0(ret);
  194. break;
  195. case ECC_ECR1:
  196. ret = s->regs[ECC_ECR0];
  197. trace_ecc_mem_readl_ecr1(ret);
  198. break;
  199. }
  200. return ret;
  201. }
  202. static CPUReadMemoryFunc * const ecc_mem_read[3] = {
  203. NULL,
  204. NULL,
  205. ecc_mem_readl,
  206. };
  207. static CPUWriteMemoryFunc * const ecc_mem_write[3] = {
  208. NULL,
  209. NULL,
  210. ecc_mem_writel,
  211. };
  212. static void ecc_diag_mem_writeb(void *opaque, target_phys_addr_t addr,
  213. uint32_t val)
  214. {
  215. ECCState *s = opaque;
  216. trace_ecc_diag_mem_writeb(addr, val);
  217. s->diag[addr & ECC_DIAG_MASK] = val;
  218. }
  219. static uint32_t ecc_diag_mem_readb(void *opaque, target_phys_addr_t addr)
  220. {
  221. ECCState *s = opaque;
  222. uint32_t ret = s->diag[(int)addr];
  223. trace_ecc_diag_mem_readb(addr, ret);
  224. return ret;
  225. }
  226. static CPUReadMemoryFunc * const ecc_diag_mem_read[3] = {
  227. ecc_diag_mem_readb,
  228. NULL,
  229. NULL,
  230. };
  231. static CPUWriteMemoryFunc * const ecc_diag_mem_write[3] = {
  232. ecc_diag_mem_writeb,
  233. NULL,
  234. NULL,
  235. };
  236. static const VMStateDescription vmstate_ecc = {
  237. .name ="ECC",
  238. .version_id = 3,
  239. .minimum_version_id = 3,
  240. .minimum_version_id_old = 3,
  241. .fields = (VMStateField []) {
  242. VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS),
  243. VMSTATE_BUFFER(diag, ECCState),
  244. VMSTATE_UINT32(version, ECCState),
  245. VMSTATE_END_OF_LIST()
  246. }
  247. };
  248. static void ecc_reset(DeviceState *d)
  249. {
  250. ECCState *s = container_of(d, ECCState, busdev.qdev);
  251. if (s->version == ECC_MCC)
  252. s->regs[ECC_MER] &= ECC_MER_REU;
  253. else
  254. s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR |
  255. ECC_MER_DCI);
  256. s->regs[ECC_MDR] = 0x20;
  257. s->regs[ECC_MFSR] = 0;
  258. s->regs[ECC_VCR] = 0;
  259. s->regs[ECC_MFAR0] = 0x07c00000;
  260. s->regs[ECC_MFAR1] = 0;
  261. s->regs[ECC_DR] = 0;
  262. s->regs[ECC_ECR0] = 0;
  263. s->regs[ECC_ECR1] = 0;
  264. }
  265. static int ecc_init1(SysBusDevice *dev)
  266. {
  267. int ecc_io_memory;
  268. ECCState *s = FROM_SYSBUS(ECCState, dev);
  269. sysbus_init_irq(dev, &s->irq);
  270. s->regs[0] = s->version;
  271. ecc_io_memory = cpu_register_io_memory(ecc_mem_read, ecc_mem_write, s,
  272. DEVICE_NATIVE_ENDIAN);
  273. sysbus_init_mmio(dev, ECC_SIZE, ecc_io_memory);
  274. if (s->version == ECC_MCC) { // SS-600MP only
  275. ecc_io_memory = cpu_register_io_memory(ecc_diag_mem_read,
  276. ecc_diag_mem_write, s,
  277. DEVICE_NATIVE_ENDIAN);
  278. sysbus_init_mmio(dev, ECC_DIAG_SIZE, ecc_io_memory);
  279. }
  280. return 0;
  281. }
  282. static SysBusDeviceInfo ecc_info = {
  283. .init = ecc_init1,
  284. .qdev.name = "eccmemctl",
  285. .qdev.size = sizeof(ECCState),
  286. .qdev.vmsd = &vmstate_ecc,
  287. .qdev.reset = ecc_reset,
  288. .qdev.props = (Property[]) {
  289. DEFINE_PROP_HEX32("version", ECCState, version, -1),
  290. DEFINE_PROP_END_OF_LIST(),
  291. }
  292. };
  293. static void ecc_register_devices(void)
  294. {
  295. sysbus_register_withprop(&ecc_info);
  296. }
  297. device_init(ecc_register_devices)