apic.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033
  1. /*
  2. * APIC support
  3. *
  4. * Copyright (c) 2004-2005 Fabrice Bellard
  5. *
  6. * This library is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU Lesser General Public
  8. * License as published by the Free Software Foundation; either
  9. * version 2 of the License, or (at your option) any later version.
  10. *
  11. * This library is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * Lesser General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU Lesser General Public
  17. * License along with this library; if not, see <http://www.gnu.org/licenses/>
  18. */
  19. #include "hw.h"
  20. #include "apic.h"
  21. #include "ioapic.h"
  22. #include "qemu-timer.h"
  23. #include "host-utils.h"
  24. #include "sysbus.h"
  25. #include "trace.h"
  26. /* APIC Local Vector Table */
  27. #define APIC_LVT_TIMER 0
  28. #define APIC_LVT_THERMAL 1
  29. #define APIC_LVT_PERFORM 2
  30. #define APIC_LVT_LINT0 3
  31. #define APIC_LVT_LINT1 4
  32. #define APIC_LVT_ERROR 5
  33. #define APIC_LVT_NB 6
  34. /* APIC delivery modes */
  35. #define APIC_DM_FIXED 0
  36. #define APIC_DM_LOWPRI 1
  37. #define APIC_DM_SMI 2
  38. #define APIC_DM_NMI 4
  39. #define APIC_DM_INIT 5
  40. #define APIC_DM_SIPI 6
  41. #define APIC_DM_EXTINT 7
  42. /* APIC destination mode */
  43. #define APIC_DESTMODE_FLAT 0xf
  44. #define APIC_DESTMODE_CLUSTER 1
  45. #define APIC_TRIGGER_EDGE 0
  46. #define APIC_TRIGGER_LEVEL 1
  47. #define APIC_LVT_TIMER_PERIODIC (1<<17)
  48. #define APIC_LVT_MASKED (1<<16)
  49. #define APIC_LVT_LEVEL_TRIGGER (1<<15)
  50. #define APIC_LVT_REMOTE_IRR (1<<14)
  51. #define APIC_INPUT_POLARITY (1<<13)
  52. #define APIC_SEND_PENDING (1<<12)
  53. #define ESR_ILLEGAL_ADDRESS (1 << 7)
  54. #define APIC_SV_DIRECTED_IO (1<<12)
  55. #define APIC_SV_ENABLE (1<<8)
  56. #define MAX_APICS 255
  57. #define MAX_APIC_WORDS 8
  58. /* Intel APIC constants: from include/asm/msidef.h */
  59. #define MSI_DATA_VECTOR_SHIFT 0
  60. #define MSI_DATA_VECTOR_MASK 0x000000ff
  61. #define MSI_DATA_DELIVERY_MODE_SHIFT 8
  62. #define MSI_DATA_TRIGGER_SHIFT 15
  63. #define MSI_DATA_LEVEL_SHIFT 14
  64. #define MSI_ADDR_DEST_MODE_SHIFT 2
  65. #define MSI_ADDR_DEST_ID_SHIFT 12
  66. #define MSI_ADDR_DEST_ID_MASK 0x00ffff0
  67. #define MSI_ADDR_SIZE 0x100000
  68. typedef struct APICState APICState;
  69. struct APICState {
  70. SysBusDevice busdev;
  71. void *cpu_env;
  72. uint32_t apicbase;
  73. uint8_t id;
  74. uint8_t arb_id;
  75. uint8_t tpr;
  76. uint32_t spurious_vec;
  77. uint8_t log_dest;
  78. uint8_t dest_mode;
  79. uint32_t isr[8]; /* in service register */
  80. uint32_t tmr[8]; /* trigger mode register */
  81. uint32_t irr[8]; /* interrupt request register */
  82. uint32_t lvt[APIC_LVT_NB];
  83. uint32_t esr; /* error register */
  84. uint32_t icr[2];
  85. uint32_t divide_conf;
  86. int count_shift;
  87. uint32_t initial_count;
  88. int64_t initial_count_load_time, next_time;
  89. uint32_t idx;
  90. QEMUTimer *timer;
  91. int sipi_vector;
  92. int wait_for_sipi;
  93. };
  94. static APICState *local_apics[MAX_APICS + 1];
  95. static int apic_irq_delivered;
  96. static void apic_set_irq(APICState *s, int vector_num, int trigger_mode);
  97. static void apic_update_irq(APICState *s);
  98. static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
  99. uint8_t dest, uint8_t dest_mode);
  100. /* Find first bit starting from msb */
  101. static int fls_bit(uint32_t value)
  102. {
  103. return 31 - clz32(value);
  104. }
  105. /* Find first bit starting from lsb */
  106. static int ffs_bit(uint32_t value)
  107. {
  108. return ctz32(value);
  109. }
  110. static inline void set_bit(uint32_t *tab, int index)
  111. {
  112. int i, mask;
  113. i = index >> 5;
  114. mask = 1 << (index & 0x1f);
  115. tab[i] |= mask;
  116. }
  117. static inline void reset_bit(uint32_t *tab, int index)
  118. {
  119. int i, mask;
  120. i = index >> 5;
  121. mask = 1 << (index & 0x1f);
  122. tab[i] &= ~mask;
  123. }
  124. static inline int get_bit(uint32_t *tab, int index)
  125. {
  126. int i, mask;
  127. i = index >> 5;
  128. mask = 1 << (index & 0x1f);
  129. return !!(tab[i] & mask);
  130. }
  131. static void apic_local_deliver(APICState *s, int vector)
  132. {
  133. uint32_t lvt = s->lvt[vector];
  134. int trigger_mode;
  135. trace_apic_local_deliver(vector, (lvt >> 8) & 7);
  136. if (lvt & APIC_LVT_MASKED)
  137. return;
  138. switch ((lvt >> 8) & 7) {
  139. case APIC_DM_SMI:
  140. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI);
  141. break;
  142. case APIC_DM_NMI:
  143. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI);
  144. break;
  145. case APIC_DM_EXTINT:
  146. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  147. break;
  148. case APIC_DM_FIXED:
  149. trigger_mode = APIC_TRIGGER_EDGE;
  150. if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
  151. (lvt & APIC_LVT_LEVEL_TRIGGER))
  152. trigger_mode = APIC_TRIGGER_LEVEL;
  153. apic_set_irq(s, lvt & 0xff, trigger_mode);
  154. }
  155. }
  156. void apic_deliver_pic_intr(DeviceState *d, int level)
  157. {
  158. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  159. if (level) {
  160. apic_local_deliver(s, APIC_LVT_LINT0);
  161. } else {
  162. uint32_t lvt = s->lvt[APIC_LVT_LINT0];
  163. switch ((lvt >> 8) & 7) {
  164. case APIC_DM_FIXED:
  165. if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
  166. break;
  167. reset_bit(s->irr, lvt & 0xff);
  168. /* fall through */
  169. case APIC_DM_EXTINT:
  170. cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  171. break;
  172. }
  173. }
  174. }
  175. #define foreach_apic(apic, deliver_bitmask, code) \
  176. {\
  177. int __i, __j, __mask;\
  178. for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
  179. __mask = deliver_bitmask[__i];\
  180. if (__mask) {\
  181. for(__j = 0; __j < 32; __j++) {\
  182. if (__mask & (1 << __j)) {\
  183. apic = local_apics[__i * 32 + __j];\
  184. if (apic) {\
  185. code;\
  186. }\
  187. }\
  188. }\
  189. }\
  190. }\
  191. }
  192. static void apic_bus_deliver(const uint32_t *deliver_bitmask,
  193. uint8_t delivery_mode,
  194. uint8_t vector_num, uint8_t polarity,
  195. uint8_t trigger_mode)
  196. {
  197. APICState *apic_iter;
  198. switch (delivery_mode) {
  199. case APIC_DM_LOWPRI:
  200. /* XXX: search for focus processor, arbitration */
  201. {
  202. int i, d;
  203. d = -1;
  204. for(i = 0; i < MAX_APIC_WORDS; i++) {
  205. if (deliver_bitmask[i]) {
  206. d = i * 32 + ffs_bit(deliver_bitmask[i]);
  207. break;
  208. }
  209. }
  210. if (d >= 0) {
  211. apic_iter = local_apics[d];
  212. if (apic_iter) {
  213. apic_set_irq(apic_iter, vector_num, trigger_mode);
  214. }
  215. }
  216. }
  217. return;
  218. case APIC_DM_FIXED:
  219. break;
  220. case APIC_DM_SMI:
  221. foreach_apic(apic_iter, deliver_bitmask,
  222. cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) );
  223. return;
  224. case APIC_DM_NMI:
  225. foreach_apic(apic_iter, deliver_bitmask,
  226. cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) );
  227. return;
  228. case APIC_DM_INIT:
  229. /* normal INIT IPI sent to processors */
  230. foreach_apic(apic_iter, deliver_bitmask,
  231. cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) );
  232. return;
  233. case APIC_DM_EXTINT:
  234. /* handled in I/O APIC code */
  235. break;
  236. default:
  237. return;
  238. }
  239. foreach_apic(apic_iter, deliver_bitmask,
  240. apic_set_irq(apic_iter, vector_num, trigger_mode) );
  241. }
  242. void apic_deliver_irq(uint8_t dest, uint8_t dest_mode,
  243. uint8_t delivery_mode, uint8_t vector_num,
  244. uint8_t polarity, uint8_t trigger_mode)
  245. {
  246. uint32_t deliver_bitmask[MAX_APIC_WORDS];
  247. trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
  248. polarity, trigger_mode);
  249. apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
  250. apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,
  251. trigger_mode);
  252. }
  253. void cpu_set_apic_base(DeviceState *d, uint64_t val)
  254. {
  255. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  256. trace_cpu_set_apic_base(val);
  257. if (!s)
  258. return;
  259. s->apicbase = (val & 0xfffff000) |
  260. (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
  261. /* if disabled, cannot be enabled again */
  262. if (!(val & MSR_IA32_APICBASE_ENABLE)) {
  263. s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
  264. cpu_clear_apic_feature(s->cpu_env);
  265. s->spurious_vec &= ~APIC_SV_ENABLE;
  266. }
  267. }
  268. uint64_t cpu_get_apic_base(DeviceState *d)
  269. {
  270. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  271. trace_cpu_get_apic_base(s ? (uint64_t)s->apicbase: 0);
  272. return s ? s->apicbase : 0;
  273. }
  274. void cpu_set_apic_tpr(DeviceState *d, uint8_t val)
  275. {
  276. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  277. if (!s)
  278. return;
  279. s->tpr = (val & 0x0f) << 4;
  280. apic_update_irq(s);
  281. }
  282. uint8_t cpu_get_apic_tpr(DeviceState *d)
  283. {
  284. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  285. return s ? s->tpr >> 4 : 0;
  286. }
  287. /* return -1 if no bit is set */
  288. static int get_highest_priority_int(uint32_t *tab)
  289. {
  290. int i;
  291. for(i = 7; i >= 0; i--) {
  292. if (tab[i] != 0) {
  293. return i * 32 + fls_bit(tab[i]);
  294. }
  295. }
  296. return -1;
  297. }
  298. static int apic_get_ppr(APICState *s)
  299. {
  300. int tpr, isrv, ppr;
  301. tpr = (s->tpr >> 4);
  302. isrv = get_highest_priority_int(s->isr);
  303. if (isrv < 0)
  304. isrv = 0;
  305. isrv >>= 4;
  306. if (tpr >= isrv)
  307. ppr = s->tpr;
  308. else
  309. ppr = isrv << 4;
  310. return ppr;
  311. }
  312. static int apic_get_arb_pri(APICState *s)
  313. {
  314. /* XXX: arbitration */
  315. return 0;
  316. }
  317. /*
  318. * <0 - low prio interrupt,
  319. * 0 - no interrupt,
  320. * >0 - interrupt number
  321. */
  322. static int apic_irq_pending(APICState *s)
  323. {
  324. int irrv, ppr;
  325. irrv = get_highest_priority_int(s->irr);
  326. if (irrv < 0) {
  327. return 0;
  328. }
  329. ppr = apic_get_ppr(s);
  330. if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
  331. return -1;
  332. }
  333. return irrv;
  334. }
  335. /* signal the CPU if an irq is pending */
  336. static void apic_update_irq(APICState *s)
  337. {
  338. if (!(s->spurious_vec & APIC_SV_ENABLE)) {
  339. return;
  340. }
  341. if (apic_irq_pending(s) > 0) {
  342. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD);
  343. }
  344. }
  345. void apic_reset_irq_delivered(void)
  346. {
  347. trace_apic_reset_irq_delivered(apic_irq_delivered);
  348. apic_irq_delivered = 0;
  349. }
  350. int apic_get_irq_delivered(void)
  351. {
  352. trace_apic_get_irq_delivered(apic_irq_delivered);
  353. return apic_irq_delivered;
  354. }
  355. static void apic_set_irq(APICState *s, int vector_num, int trigger_mode)
  356. {
  357. apic_irq_delivered += !get_bit(s->irr, vector_num);
  358. trace_apic_set_irq(apic_irq_delivered);
  359. set_bit(s->irr, vector_num);
  360. if (trigger_mode)
  361. set_bit(s->tmr, vector_num);
  362. else
  363. reset_bit(s->tmr, vector_num);
  364. apic_update_irq(s);
  365. }
  366. static void apic_eoi(APICState *s)
  367. {
  368. int isrv;
  369. isrv = get_highest_priority_int(s->isr);
  370. if (isrv < 0)
  371. return;
  372. reset_bit(s->isr, isrv);
  373. if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && get_bit(s->tmr, isrv)) {
  374. ioapic_eoi_broadcast(isrv);
  375. }
  376. apic_update_irq(s);
  377. }
  378. static int apic_find_dest(uint8_t dest)
  379. {
  380. APICState *apic = local_apics[dest];
  381. int i;
  382. if (apic && apic->id == dest)
  383. return dest; /* shortcut in case apic->id == apic->idx */
  384. for (i = 0; i < MAX_APICS; i++) {
  385. apic = local_apics[i];
  386. if (apic && apic->id == dest)
  387. return i;
  388. if (!apic)
  389. break;
  390. }
  391. return -1;
  392. }
  393. static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
  394. uint8_t dest, uint8_t dest_mode)
  395. {
  396. APICState *apic_iter;
  397. int i;
  398. if (dest_mode == 0) {
  399. if (dest == 0xff) {
  400. memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
  401. } else {
  402. int idx = apic_find_dest(dest);
  403. memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
  404. if (idx >= 0)
  405. set_bit(deliver_bitmask, idx);
  406. }
  407. } else {
  408. /* XXX: cluster mode */
  409. memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
  410. for(i = 0; i < MAX_APICS; i++) {
  411. apic_iter = local_apics[i];
  412. if (apic_iter) {
  413. if (apic_iter->dest_mode == 0xf) {
  414. if (dest & apic_iter->log_dest)
  415. set_bit(deliver_bitmask, i);
  416. } else if (apic_iter->dest_mode == 0x0) {
  417. if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
  418. (dest & apic_iter->log_dest & 0x0f)) {
  419. set_bit(deliver_bitmask, i);
  420. }
  421. }
  422. } else {
  423. break;
  424. }
  425. }
  426. }
  427. }
  428. void apic_init_reset(DeviceState *d)
  429. {
  430. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  431. int i;
  432. if (!s)
  433. return;
  434. s->tpr = 0;
  435. s->spurious_vec = 0xff;
  436. s->log_dest = 0;
  437. s->dest_mode = 0xf;
  438. memset(s->isr, 0, sizeof(s->isr));
  439. memset(s->tmr, 0, sizeof(s->tmr));
  440. memset(s->irr, 0, sizeof(s->irr));
  441. for(i = 0; i < APIC_LVT_NB; i++)
  442. s->lvt[i] = 1 << 16; /* mask LVT */
  443. s->esr = 0;
  444. memset(s->icr, 0, sizeof(s->icr));
  445. s->divide_conf = 0;
  446. s->count_shift = 0;
  447. s->initial_count = 0;
  448. s->initial_count_load_time = 0;
  449. s->next_time = 0;
  450. s->wait_for_sipi = 1;
  451. }
  452. static void apic_startup(APICState *s, int vector_num)
  453. {
  454. s->sipi_vector = vector_num;
  455. cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
  456. }
  457. void apic_sipi(DeviceState *d)
  458. {
  459. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  460. cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI);
  461. if (!s->wait_for_sipi)
  462. return;
  463. cpu_x86_load_seg_cache_sipi(s->cpu_env, s->sipi_vector);
  464. s->wait_for_sipi = 0;
  465. }
  466. static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode,
  467. uint8_t delivery_mode, uint8_t vector_num,
  468. uint8_t polarity, uint8_t trigger_mode)
  469. {
  470. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  471. uint32_t deliver_bitmask[MAX_APIC_WORDS];
  472. int dest_shorthand = (s->icr[0] >> 18) & 3;
  473. APICState *apic_iter;
  474. switch (dest_shorthand) {
  475. case 0:
  476. apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
  477. break;
  478. case 1:
  479. memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
  480. set_bit(deliver_bitmask, s->idx);
  481. break;
  482. case 2:
  483. memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
  484. break;
  485. case 3:
  486. memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
  487. reset_bit(deliver_bitmask, s->idx);
  488. break;
  489. }
  490. switch (delivery_mode) {
  491. case APIC_DM_INIT:
  492. {
  493. int trig_mode = (s->icr[0] >> 15) & 1;
  494. int level = (s->icr[0] >> 14) & 1;
  495. if (level == 0 && trig_mode == 1) {
  496. foreach_apic(apic_iter, deliver_bitmask,
  497. apic_iter->arb_id = apic_iter->id );
  498. return;
  499. }
  500. }
  501. break;
  502. case APIC_DM_SIPI:
  503. foreach_apic(apic_iter, deliver_bitmask,
  504. apic_startup(apic_iter, vector_num) );
  505. return;
  506. }
  507. apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity,
  508. trigger_mode);
  509. }
  510. int apic_get_interrupt(DeviceState *d)
  511. {
  512. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  513. int intno;
  514. /* if the APIC is installed or enabled, we let the 8259 handle the
  515. IRQs */
  516. if (!s)
  517. return -1;
  518. if (!(s->spurious_vec & APIC_SV_ENABLE))
  519. return -1;
  520. intno = apic_irq_pending(s);
  521. if (intno == 0) {
  522. return -1;
  523. } else if (intno < 0) {
  524. return s->spurious_vec & 0xff;
  525. }
  526. reset_bit(s->irr, intno);
  527. set_bit(s->isr, intno);
  528. apic_update_irq(s);
  529. return intno;
  530. }
  531. int apic_accept_pic_intr(DeviceState *d)
  532. {
  533. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  534. uint32_t lvt0;
  535. if (!s)
  536. return -1;
  537. lvt0 = s->lvt[APIC_LVT_LINT0];
  538. if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
  539. (lvt0 & APIC_LVT_MASKED) == 0)
  540. return 1;
  541. return 0;
  542. }
  543. static uint32_t apic_get_current_count(APICState *s)
  544. {
  545. int64_t d;
  546. uint32_t val;
  547. d = (qemu_get_clock_ns(vm_clock) - s->initial_count_load_time) >>
  548. s->count_shift;
  549. if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
  550. /* periodic */
  551. val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
  552. } else {
  553. if (d >= s->initial_count)
  554. val = 0;
  555. else
  556. val = s->initial_count - d;
  557. }
  558. return val;
  559. }
  560. static void apic_timer_update(APICState *s, int64_t current_time)
  561. {
  562. int64_t next_time, d;
  563. if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) {
  564. d = (current_time - s->initial_count_load_time) >>
  565. s->count_shift;
  566. if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
  567. if (!s->initial_count)
  568. goto no_timer;
  569. d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1);
  570. } else {
  571. if (d >= s->initial_count)
  572. goto no_timer;
  573. d = (uint64_t)s->initial_count + 1;
  574. }
  575. next_time = s->initial_count_load_time + (d << s->count_shift);
  576. qemu_mod_timer(s->timer, next_time);
  577. s->next_time = next_time;
  578. } else {
  579. no_timer:
  580. qemu_del_timer(s->timer);
  581. }
  582. }
  583. static void apic_timer(void *opaque)
  584. {
  585. APICState *s = opaque;
  586. apic_local_deliver(s, APIC_LVT_TIMER);
  587. apic_timer_update(s, s->next_time);
  588. }
  589. static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr)
  590. {
  591. return 0;
  592. }
  593. static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr)
  594. {
  595. return 0;
  596. }
  597. static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  598. {
  599. }
  600. static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
  601. {
  602. }
  603. static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr)
  604. {
  605. DeviceState *d;
  606. APICState *s;
  607. uint32_t val;
  608. int index;
  609. d = cpu_get_current_apic();
  610. if (!d) {
  611. return 0;
  612. }
  613. s = DO_UPCAST(APICState, busdev.qdev, d);
  614. index = (addr >> 4) & 0xff;
  615. switch(index) {
  616. case 0x02: /* id */
  617. val = s->id << 24;
  618. break;
  619. case 0x03: /* version */
  620. val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */
  621. break;
  622. case 0x08:
  623. val = s->tpr;
  624. break;
  625. case 0x09:
  626. val = apic_get_arb_pri(s);
  627. break;
  628. case 0x0a:
  629. /* ppr */
  630. val = apic_get_ppr(s);
  631. break;
  632. case 0x0b:
  633. val = 0;
  634. break;
  635. case 0x0d:
  636. val = s->log_dest << 24;
  637. break;
  638. case 0x0e:
  639. val = s->dest_mode << 28;
  640. break;
  641. case 0x0f:
  642. val = s->spurious_vec;
  643. break;
  644. case 0x10 ... 0x17:
  645. val = s->isr[index & 7];
  646. break;
  647. case 0x18 ... 0x1f:
  648. val = s->tmr[index & 7];
  649. break;
  650. case 0x20 ... 0x27:
  651. val = s->irr[index & 7];
  652. break;
  653. case 0x28:
  654. val = s->esr;
  655. break;
  656. case 0x30:
  657. case 0x31:
  658. val = s->icr[index & 1];
  659. break;
  660. case 0x32 ... 0x37:
  661. val = s->lvt[index - 0x32];
  662. break;
  663. case 0x38:
  664. val = s->initial_count;
  665. break;
  666. case 0x39:
  667. val = apic_get_current_count(s);
  668. break;
  669. case 0x3e:
  670. val = s->divide_conf;
  671. break;
  672. default:
  673. s->esr |= ESR_ILLEGAL_ADDRESS;
  674. val = 0;
  675. break;
  676. }
  677. trace_apic_mem_readl(addr, val);
  678. return val;
  679. }
  680. static void apic_send_msi(target_phys_addr_t addr, uint32_t data)
  681. {
  682. uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
  683. uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
  684. uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
  685. uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
  686. uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
  687. /* XXX: Ignore redirection hint. */
  688. apic_deliver_irq(dest, dest_mode, delivery, vector, 0, trigger_mode);
  689. }
  690. static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  691. {
  692. DeviceState *d;
  693. APICState *s;
  694. int index = (addr >> 4) & 0xff;
  695. if (addr > 0xfff || !index) {
  696. /* MSI and MMIO APIC are at the same memory location,
  697. * but actually not on the global bus: MSI is on PCI bus
  698. * APIC is connected directly to the CPU.
  699. * Mapping them on the global bus happens to work because
  700. * MSI registers are reserved in APIC MMIO and vice versa. */
  701. apic_send_msi(addr, val);
  702. return;
  703. }
  704. d = cpu_get_current_apic();
  705. if (!d) {
  706. return;
  707. }
  708. s = DO_UPCAST(APICState, busdev.qdev, d);
  709. trace_apic_mem_writel(addr, val);
  710. switch(index) {
  711. case 0x02:
  712. s->id = (val >> 24);
  713. break;
  714. case 0x03:
  715. break;
  716. case 0x08:
  717. s->tpr = val;
  718. apic_update_irq(s);
  719. break;
  720. case 0x09:
  721. case 0x0a:
  722. break;
  723. case 0x0b: /* EOI */
  724. apic_eoi(s);
  725. break;
  726. case 0x0d:
  727. s->log_dest = val >> 24;
  728. break;
  729. case 0x0e:
  730. s->dest_mode = val >> 28;
  731. break;
  732. case 0x0f:
  733. s->spurious_vec = val & 0x1ff;
  734. apic_update_irq(s);
  735. break;
  736. case 0x10 ... 0x17:
  737. case 0x18 ... 0x1f:
  738. case 0x20 ... 0x27:
  739. case 0x28:
  740. break;
  741. case 0x30:
  742. s->icr[0] = val;
  743. apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
  744. (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
  745. (s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1);
  746. break;
  747. case 0x31:
  748. s->icr[1] = val;
  749. break;
  750. case 0x32 ... 0x37:
  751. {
  752. int n = index - 0x32;
  753. s->lvt[n] = val;
  754. if (n == APIC_LVT_TIMER)
  755. apic_timer_update(s, qemu_get_clock_ns(vm_clock));
  756. }
  757. break;
  758. case 0x38:
  759. s->initial_count = val;
  760. s->initial_count_load_time = qemu_get_clock_ns(vm_clock);
  761. apic_timer_update(s, s->initial_count_load_time);
  762. break;
  763. case 0x39:
  764. break;
  765. case 0x3e:
  766. {
  767. int v;
  768. s->divide_conf = val & 0xb;
  769. v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
  770. s->count_shift = (v + 1) & 7;
  771. }
  772. break;
  773. default:
  774. s->esr |= ESR_ILLEGAL_ADDRESS;
  775. break;
  776. }
  777. }
  778. /* This function is only used for old state version 1 and 2 */
  779. static int apic_load_old(QEMUFile *f, void *opaque, int version_id)
  780. {
  781. APICState *s = opaque;
  782. int i;
  783. if (version_id > 2)
  784. return -EINVAL;
  785. /* XXX: what if the base changes? (registered memory regions) */
  786. qemu_get_be32s(f, &s->apicbase);
  787. qemu_get_8s(f, &s->id);
  788. qemu_get_8s(f, &s->arb_id);
  789. qemu_get_8s(f, &s->tpr);
  790. qemu_get_be32s(f, &s->spurious_vec);
  791. qemu_get_8s(f, &s->log_dest);
  792. qemu_get_8s(f, &s->dest_mode);
  793. for (i = 0; i < 8; i++) {
  794. qemu_get_be32s(f, &s->isr[i]);
  795. qemu_get_be32s(f, &s->tmr[i]);
  796. qemu_get_be32s(f, &s->irr[i]);
  797. }
  798. for (i = 0; i < APIC_LVT_NB; i++) {
  799. qemu_get_be32s(f, &s->lvt[i]);
  800. }
  801. qemu_get_be32s(f, &s->esr);
  802. qemu_get_be32s(f, &s->icr[0]);
  803. qemu_get_be32s(f, &s->icr[1]);
  804. qemu_get_be32s(f, &s->divide_conf);
  805. s->count_shift=qemu_get_be32(f);
  806. qemu_get_be32s(f, &s->initial_count);
  807. s->initial_count_load_time=qemu_get_be64(f);
  808. s->next_time=qemu_get_be64(f);
  809. if (version_id >= 2)
  810. qemu_get_timer(f, s->timer);
  811. return 0;
  812. }
  813. static const VMStateDescription vmstate_apic = {
  814. .name = "apic",
  815. .version_id = 3,
  816. .minimum_version_id = 3,
  817. .minimum_version_id_old = 1,
  818. .load_state_old = apic_load_old,
  819. .fields = (VMStateField []) {
  820. VMSTATE_UINT32(apicbase, APICState),
  821. VMSTATE_UINT8(id, APICState),
  822. VMSTATE_UINT8(arb_id, APICState),
  823. VMSTATE_UINT8(tpr, APICState),
  824. VMSTATE_UINT32(spurious_vec, APICState),
  825. VMSTATE_UINT8(log_dest, APICState),
  826. VMSTATE_UINT8(dest_mode, APICState),
  827. VMSTATE_UINT32_ARRAY(isr, APICState, 8),
  828. VMSTATE_UINT32_ARRAY(tmr, APICState, 8),
  829. VMSTATE_UINT32_ARRAY(irr, APICState, 8),
  830. VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB),
  831. VMSTATE_UINT32(esr, APICState),
  832. VMSTATE_UINT32_ARRAY(icr, APICState, 2),
  833. VMSTATE_UINT32(divide_conf, APICState),
  834. VMSTATE_INT32(count_shift, APICState),
  835. VMSTATE_UINT32(initial_count, APICState),
  836. VMSTATE_INT64(initial_count_load_time, APICState),
  837. VMSTATE_INT64(next_time, APICState),
  838. VMSTATE_TIMER(timer, APICState),
  839. VMSTATE_END_OF_LIST()
  840. }
  841. };
  842. static void apic_reset(DeviceState *d)
  843. {
  844. APICState *s = DO_UPCAST(APICState, busdev.qdev, d);
  845. int bsp;
  846. bsp = cpu_is_bsp(s->cpu_env);
  847. s->apicbase = 0xfee00000 |
  848. (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE;
  849. apic_init_reset(d);
  850. if (bsp) {
  851. /*
  852. * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization
  853. * time typically by BIOS, so PIC interrupt can be delivered to the
  854. * processor when local APIC is enabled.
  855. */
  856. s->lvt[APIC_LVT_LINT0] = 0x700;
  857. }
  858. }
  859. static CPUReadMemoryFunc * const apic_mem_read[3] = {
  860. apic_mem_readb,
  861. apic_mem_readw,
  862. apic_mem_readl,
  863. };
  864. static CPUWriteMemoryFunc * const apic_mem_write[3] = {
  865. apic_mem_writeb,
  866. apic_mem_writew,
  867. apic_mem_writel,
  868. };
  869. static int apic_init1(SysBusDevice *dev)
  870. {
  871. APICState *s = FROM_SYSBUS(APICState, dev);
  872. int apic_io_memory;
  873. static int last_apic_idx;
  874. if (last_apic_idx >= MAX_APICS) {
  875. return -1;
  876. }
  877. apic_io_memory = cpu_register_io_memory(apic_mem_read,
  878. apic_mem_write, NULL,
  879. DEVICE_NATIVE_ENDIAN);
  880. sysbus_init_mmio(dev, MSI_ADDR_SIZE, apic_io_memory);
  881. s->timer = qemu_new_timer_ns(vm_clock, apic_timer, s);
  882. s->idx = last_apic_idx++;
  883. local_apics[s->idx] = s;
  884. return 0;
  885. }
  886. static SysBusDeviceInfo apic_info = {
  887. .init = apic_init1,
  888. .qdev.name = "apic",
  889. .qdev.size = sizeof(APICState),
  890. .qdev.vmsd = &vmstate_apic,
  891. .qdev.reset = apic_reset,
  892. .qdev.no_user = 1,
  893. .qdev.props = (Property[]) {
  894. DEFINE_PROP_UINT8("id", APICState, id, -1),
  895. DEFINE_PROP_PTR("cpu_env", APICState, cpu_env),
  896. DEFINE_PROP_END_OF_LIST(),
  897. }
  898. };
  899. static void apic_register_devices(void)
  900. {
  901. sysbus_register_withprop(&apic_info);
  902. }
  903. device_init(apic_register_devices)