cpu.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. #ifndef CPU_SPARC_H
  2. #define CPU_SPARC_H
  3. #include "config.h"
  4. #if !defined(TARGET_SPARC64)
  5. #define TARGET_LONG_BITS 32
  6. #define TARGET_FPREGS 32
  7. #define TARGET_PAGE_BITS 12 /* 4k */
  8. #else
  9. #define TARGET_LONG_BITS 64
  10. #define TARGET_FPREGS 64
  11. #define TARGET_PAGE_BITS 13 /* 8k */
  12. #endif
  13. #define TARGET_PHYS_ADDR_BITS 64
  14. #include "cpu-defs.h"
  15. #include "softfloat.h"
  16. #define TARGET_HAS_ICE 1
  17. #if !defined(TARGET_SPARC64)
  18. #define ELF_MACHINE EM_SPARC
  19. #else
  20. #define ELF_MACHINE EM_SPARCV9
  21. #endif
  22. /*#define EXCP_INTERRUPT 0x100*/
  23. /* trap definitions */
  24. #ifndef TARGET_SPARC64
  25. #define TT_TFAULT 0x01
  26. #define TT_ILL_INSN 0x02
  27. #define TT_PRIV_INSN 0x03
  28. #define TT_NFPU_INSN 0x04
  29. #define TT_WIN_OVF 0x05
  30. #define TT_WIN_UNF 0x06
  31. #define TT_UNALIGNED 0x07
  32. #define TT_FP_EXCP 0x08
  33. #define TT_DFAULT 0x09
  34. #define TT_TOVF 0x0a
  35. #define TT_EXTINT 0x10
  36. #define TT_CODE_ACCESS 0x21
  37. #define TT_UNIMP_FLUSH 0x25
  38. #define TT_DATA_ACCESS 0x29
  39. #define TT_DIV_ZERO 0x2a
  40. #define TT_NCP_INSN 0x24
  41. #define TT_TRAP 0x80
  42. #else
  43. #define TT_TFAULT 0x08
  44. #define TT_CODE_ACCESS 0x0a
  45. #define TT_ILL_INSN 0x10
  46. #define TT_UNIMP_FLUSH TT_ILL_INSN
  47. #define TT_PRIV_INSN 0x11
  48. #define TT_NFPU_INSN 0x20
  49. #define TT_FP_EXCP 0x21
  50. #define TT_TOVF 0x23
  51. #define TT_CLRWIN 0x24
  52. #define TT_DIV_ZERO 0x28
  53. #define TT_DFAULT 0x30
  54. #define TT_DATA_ACCESS 0x32
  55. #define TT_UNALIGNED 0x34
  56. #define TT_PRIV_ACT 0x37
  57. #define TT_EXTINT 0x40
  58. #define TT_IVEC 0x60
  59. #define TT_TMISS 0x64
  60. #define TT_DMISS 0x68
  61. #define TT_DPROT 0x6c
  62. #define TT_SPILL 0x80
  63. #define TT_FILL 0xc0
  64. #define TT_WOTHER 0x10
  65. #define TT_TRAP 0x100
  66. #endif
  67. #define PSR_NEG_SHIFT 23
  68. #define PSR_NEG (1 << PSR_NEG_SHIFT)
  69. #define PSR_ZERO_SHIFT 22
  70. #define PSR_ZERO (1 << PSR_ZERO_SHIFT)
  71. #define PSR_OVF_SHIFT 21
  72. #define PSR_OVF (1 << PSR_OVF_SHIFT)
  73. #define PSR_CARRY_SHIFT 20
  74. #define PSR_CARRY (1 << PSR_CARRY_SHIFT)
  75. #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY)
  76. #define PSR_EF (1<<12)
  77. #define PSR_PIL 0xf00
  78. #define PSR_S (1<<7)
  79. #define PSR_PS (1<<6)
  80. #define PSR_ET (1<<5)
  81. #define PSR_CWP 0x1f
  82. /* Trap base register */
  83. #define TBR_BASE_MASK 0xfffff000
  84. #if defined(TARGET_SPARC64)
  85. #define PS_IG (1<<11)
  86. #define PS_MG (1<<10)
  87. #define PS_RMO (1<<7)
  88. #define PS_RED (1<<5)
  89. #define PS_PEF (1<<4)
  90. #define PS_AM (1<<3)
  91. #define PS_PRIV (1<<2)
  92. #define PS_IE (1<<1)
  93. #define PS_AG (1<<0)
  94. #define FPRS_FEF (1<<2)
  95. #define HS_PRIV (1<<2)
  96. #endif
  97. /* Fcc */
  98. #define FSR_RD1 (1ULL << 31)
  99. #define FSR_RD0 (1ULL << 30)
  100. #define FSR_RD_MASK (FSR_RD1 | FSR_RD0)
  101. #define FSR_RD_NEAREST 0
  102. #define FSR_RD_ZERO FSR_RD0
  103. #define FSR_RD_POS FSR_RD1
  104. #define FSR_RD_NEG (FSR_RD1 | FSR_RD0)
  105. #define FSR_NVM (1ULL << 27)
  106. #define FSR_OFM (1ULL << 26)
  107. #define FSR_UFM (1ULL << 25)
  108. #define FSR_DZM (1ULL << 24)
  109. #define FSR_NXM (1ULL << 23)
  110. #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM)
  111. #define FSR_NVA (1ULL << 9)
  112. #define FSR_OFA (1ULL << 8)
  113. #define FSR_UFA (1ULL << 7)
  114. #define FSR_DZA (1ULL << 6)
  115. #define FSR_NXA (1ULL << 5)
  116. #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA)
  117. #define FSR_NVC (1ULL << 4)
  118. #define FSR_OFC (1ULL << 3)
  119. #define FSR_UFC (1ULL << 2)
  120. #define FSR_DZC (1ULL << 1)
  121. #define FSR_NXC (1ULL << 0)
  122. #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC)
  123. #define FSR_FTT2 (1ULL << 16)
  124. #define FSR_FTT1 (1ULL << 15)
  125. #define FSR_FTT0 (1ULL << 14)
  126. //gcc warns about constant overflow for ~FSR_FTT_MASK
  127. //#define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0)
  128. #ifdef TARGET_SPARC64
  129. #define FSR_FTT_NMASK 0xfffffffffffe3fffULL
  130. #define FSR_FTT_CEXC_NMASK 0xfffffffffffe3fe0ULL
  131. #define FSR_LDFSR_OLDMASK 0x0000003f000fc000ULL
  132. #define FSR_LDXFSR_MASK 0x0000003fcfc00fffULL
  133. #define FSR_LDXFSR_OLDMASK 0x00000000000fc000ULL
  134. #else
  135. #define FSR_FTT_NMASK 0xfffe3fffULL
  136. #define FSR_FTT_CEXC_NMASK 0xfffe3fe0ULL
  137. #define FSR_LDFSR_OLDMASK 0x000fc000ULL
  138. #endif
  139. #define FSR_LDFSR_MASK 0xcfc00fffULL
  140. #define FSR_FTT_IEEE_EXCP (1ULL << 14)
  141. #define FSR_FTT_UNIMPFPOP (3ULL << 14)
  142. #define FSR_FTT_SEQ_ERROR (4ULL << 14)
  143. #define FSR_FTT_INVAL_FPR (6ULL << 14)
  144. #define FSR_FCC1_SHIFT 11
  145. #define FSR_FCC1 (1ULL << FSR_FCC1_SHIFT)
  146. #define FSR_FCC0_SHIFT 10
  147. #define FSR_FCC0 (1ULL << FSR_FCC0_SHIFT)
  148. /* MMU */
  149. #define MMU_E (1<<0)
  150. #define MMU_NF (1<<1)
  151. #define PTE_ENTRYTYPE_MASK 3
  152. #define PTE_ACCESS_MASK 0x1c
  153. #define PTE_ACCESS_SHIFT 2
  154. #define PTE_PPN_SHIFT 7
  155. #define PTE_ADDR_MASK 0xffffff00
  156. #define PG_ACCESSED_BIT 5
  157. #define PG_MODIFIED_BIT 6
  158. #define PG_CACHE_BIT 7
  159. #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT)
  160. #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT)
  161. #define PG_CACHE_MASK (1 << PG_CACHE_BIT)
  162. /* 3 <= NWINDOWS <= 32. */
  163. #define MIN_NWINDOWS 3
  164. #define MAX_NWINDOWS 32
  165. #if !defined(TARGET_SPARC64)
  166. #define NB_MMU_MODES 2
  167. #else
  168. #define NB_MMU_MODES 3
  169. typedef struct trap_state {
  170. uint64_t tpc;
  171. uint64_t tnpc;
  172. uint64_t tstate;
  173. uint32_t tt;
  174. } trap_state;
  175. #endif
  176. typedef struct sparc_def_t {
  177. const char *name;
  178. target_ulong iu_version;
  179. uint32_t fpu_version;
  180. uint32_t mmu_version;
  181. uint32_t mmu_bm;
  182. uint32_t mmu_ctpr_mask;
  183. uint32_t mmu_cxr_mask;
  184. uint32_t mmu_sfsr_mask;
  185. uint32_t mmu_trcr_mask;
  186. uint32_t mxcc_version;
  187. uint32_t features;
  188. uint32_t nwindows;
  189. uint32_t maxtl;
  190. } sparc_def_t;
  191. #define CPU_FEATURE_FLOAT (1 << 0)
  192. #define CPU_FEATURE_FLOAT128 (1 << 1)
  193. #define CPU_FEATURE_SWAP (1 << 2)
  194. #define CPU_FEATURE_MUL (1 << 3)
  195. #define CPU_FEATURE_DIV (1 << 4)
  196. #define CPU_FEATURE_FLUSH (1 << 5)
  197. #define CPU_FEATURE_FSQRT (1 << 6)
  198. #define CPU_FEATURE_FMUL (1 << 7)
  199. #define CPU_FEATURE_VIS1 (1 << 8)
  200. #define CPU_FEATURE_VIS2 (1 << 9)
  201. #define CPU_FEATURE_FSMULD (1 << 10)
  202. #define CPU_FEATURE_HYPV (1 << 11)
  203. #define CPU_FEATURE_CMT (1 << 12)
  204. #define CPU_FEATURE_GL (1 << 13)
  205. #ifndef TARGET_SPARC64
  206. #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
  207. CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
  208. CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
  209. CPU_FEATURE_FMUL | CPU_FEATURE_FSMULD)
  210. #else
  211. #define CPU_DEFAULT_FEATURES (CPU_FEATURE_FLOAT | CPU_FEATURE_SWAP | \
  212. CPU_FEATURE_MUL | CPU_FEATURE_DIV | \
  213. CPU_FEATURE_FLUSH | CPU_FEATURE_FSQRT | \
  214. CPU_FEATURE_FMUL | CPU_FEATURE_VIS1 | \
  215. CPU_FEATURE_VIS2 | CPU_FEATURE_FSMULD)
  216. enum {
  217. mmu_us_12, // Ultrasparc < III (64 entry TLB)
  218. mmu_us_3, // Ultrasparc III (512 entry TLB)
  219. mmu_us_4, // Ultrasparc IV (several TLBs, 32 and 256MB pages)
  220. mmu_sun4v, // T1, T2
  221. };
  222. #endif
  223. typedef struct CPUSPARCState {
  224. target_ulong gregs[8]; /* general registers */
  225. target_ulong *regwptr; /* pointer to current register window */
  226. target_ulong pc; /* program counter */
  227. target_ulong npc; /* next program counter */
  228. target_ulong y; /* multiply/divide register */
  229. /* emulator internal flags handling */
  230. target_ulong cc_src, cc_src2;
  231. target_ulong cc_dst;
  232. target_ulong t0, t1; /* temporaries live across basic blocks */
  233. target_ulong cond; /* conditional branch result (XXX: save it in a
  234. temporary register when possible) */
  235. uint32_t psr; /* processor state register */
  236. target_ulong fsr; /* FPU state register */
  237. float32 fpr[TARGET_FPREGS]; /* floating point registers */
  238. uint32_t cwp; /* index of current register window (extracted
  239. from PSR) */
  240. uint32_t wim; /* window invalid mask */
  241. target_ulong tbr; /* trap base register */
  242. int psrs; /* supervisor mode (extracted from PSR) */
  243. int psrps; /* previous supervisor mode */
  244. int psret; /* enable traps */
  245. uint32_t psrpil; /* interrupt blocking level */
  246. uint32_t pil_in; /* incoming interrupt level bitmap */
  247. int psref; /* enable fpu */
  248. target_ulong version;
  249. int interrupt_index;
  250. uint32_t nwindows;
  251. /* NOTE: we allow 8 more registers to handle wrapping */
  252. target_ulong regbase[MAX_NWINDOWS * 16 + 8];
  253. CPU_COMMON
  254. /* MMU regs */
  255. #if defined(TARGET_SPARC64)
  256. uint64_t lsu;
  257. #define DMMU_E 0x8
  258. #define IMMU_E 0x4
  259. uint64_t immuregs[16];
  260. uint64_t dmmuregs[16];
  261. uint64_t itlb_tag[64];
  262. uint64_t itlb_tte[64];
  263. uint64_t dtlb_tag[64];
  264. uint64_t dtlb_tte[64];
  265. uint32_t mmu_version;
  266. #else
  267. uint32_t mmuregs[32];
  268. uint64_t mxccdata[4];
  269. uint64_t mxccregs[8];
  270. uint64_t mmubpregs[4];
  271. uint64_t prom_addr;
  272. #endif
  273. /* temporary float registers */
  274. float64 dt0, dt1;
  275. float128 qt0, qt1;
  276. float_status fp_status;
  277. #if defined(TARGET_SPARC64)
  278. #define MAXTL_MAX 8
  279. #define MAXTL_MASK (MAXTL_MAX - 1)
  280. trap_state *tsptr;
  281. trap_state ts[MAXTL_MAX];
  282. uint32_t xcc; /* Extended integer condition codes */
  283. uint32_t asi;
  284. uint32_t pstate;
  285. uint32_t tl;
  286. uint32_t maxtl;
  287. uint32_t cansave, canrestore, otherwin, wstate, cleanwin;
  288. uint64_t agregs[8]; /* alternate general registers */
  289. uint64_t bgregs[8]; /* backup for normal global registers */
  290. uint64_t igregs[8]; /* interrupt general registers */
  291. uint64_t mgregs[8]; /* mmu general registers */
  292. uint64_t fprs;
  293. uint64_t tick_cmpr, stick_cmpr;
  294. void *tick, *stick;
  295. uint64_t gsr;
  296. uint32_t gl; // UA2005
  297. /* UA 2005 hyperprivileged registers */
  298. uint64_t hpstate, htstate[MAXTL_MAX], hintp, htba, hver, hstick_cmpr, ssr;
  299. void *hstick; // UA 2005
  300. uint32_t softint;
  301. #define SOFTINT_TIMER 1
  302. #define SOFTINT_STIMER (1 << 16)
  303. #endif
  304. sparc_def_t *def;
  305. } CPUSPARCState;
  306. /* helper.c */
  307. CPUSPARCState *cpu_sparc_init(const char *cpu_model);
  308. void cpu_sparc_set_id(CPUSPARCState *env, unsigned int cpu);
  309. void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt,
  310. ...));
  311. void cpu_lock(void);
  312. void cpu_unlock(void);
  313. int cpu_sparc_handle_mmu_fault(CPUSPARCState *env1, target_ulong address, int rw,
  314. int mmu_idx, int is_softmmu);
  315. target_ulong mmu_probe(CPUSPARCState *env, target_ulong address, int mmulev);
  316. void dump_mmu(CPUSPARCState *env);
  317. /* translate.c */
  318. void gen_intermediate_code_init(CPUSPARCState *env);
  319. /* cpu-exec.c */
  320. int cpu_sparc_exec(CPUSPARCState *s);
  321. #define GET_PSR(env) (env->version | (env->psr & PSR_ICC) | \
  322. (env->psref? PSR_EF : 0) | \
  323. (env->psrpil << 8) | \
  324. (env->psrs? PSR_S : 0) | \
  325. (env->psrps? PSR_PS : 0) | \
  326. (env->psret? PSR_ET : 0) | env->cwp)
  327. #ifndef NO_CPU_IO_DEFS
  328. static inline void memcpy32(target_ulong *dst, const target_ulong *src)
  329. {
  330. dst[0] = src[0];
  331. dst[1] = src[1];
  332. dst[2] = src[2];
  333. dst[3] = src[3];
  334. dst[4] = src[4];
  335. dst[5] = src[5];
  336. dst[6] = src[6];
  337. dst[7] = src[7];
  338. }
  339. static inline void cpu_set_cwp(CPUSPARCState *env1, int new_cwp)
  340. {
  341. /* put the modified wrap registers at their proper location */
  342. if (env1->cwp == env1->nwindows - 1)
  343. memcpy32(env1->regbase, env1->regbase + env1->nwindows * 16);
  344. env1->cwp = new_cwp;
  345. /* put the wrap registers at their temporary location */
  346. if (new_cwp == env1->nwindows - 1)
  347. memcpy32(env1->regbase + env1->nwindows * 16, env1->regbase);
  348. env1->regwptr = env1->regbase + (new_cwp * 16);
  349. }
  350. static inline int cpu_cwp_inc(CPUSPARCState *env1, int cwp)
  351. {
  352. if (unlikely(cwp >= env1->nwindows))
  353. cwp -= env1->nwindows;
  354. return cwp;
  355. }
  356. static inline int cpu_cwp_dec(CPUSPARCState *env1, int cwp)
  357. {
  358. if (unlikely(cwp < 0))
  359. cwp += env1->nwindows;
  360. return cwp;
  361. }
  362. #endif
  363. #define PUT_PSR(env, val) do { int _tmp = val; \
  364. env->psr = _tmp & PSR_ICC; \
  365. env->psref = (_tmp & PSR_EF)? 1 : 0; \
  366. env->psrpil = (_tmp & PSR_PIL) >> 8; \
  367. env->psrs = (_tmp & PSR_S)? 1 : 0; \
  368. env->psrps = (_tmp & PSR_PS)? 1 : 0; \
  369. env->psret = (_tmp & PSR_ET)? 1 : 0; \
  370. cpu_set_cwp(env, _tmp & PSR_CWP); \
  371. } while (0)
  372. #ifdef TARGET_SPARC64
  373. #define GET_CCR(env) (((env->xcc >> 20) << 4) | ((env->psr & PSR_ICC) >> 20))
  374. #define PUT_CCR(env, val) do { int _tmp = val; \
  375. env->xcc = (_tmp >> 4) << 20; \
  376. env->psr = (_tmp & 0xf) << 20; \
  377. } while (0)
  378. #define GET_CWP64(env) (env->nwindows - 1 - (env)->cwp)
  379. #ifndef NO_CPU_IO_DEFS
  380. static inline void PUT_CWP64(CPUSPARCState *env1, int cwp)
  381. {
  382. if (unlikely(cwp >= env1->nwindows || cwp < 0))
  383. cwp = 0;
  384. cpu_set_cwp(env1, env1->nwindows - 1 - cwp);
  385. }
  386. #endif
  387. #endif
  388. /* cpu-exec.c */
  389. void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec,
  390. int is_asi, int size);
  391. int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc);
  392. #define CPUState CPUSPARCState
  393. #define cpu_init cpu_sparc_init
  394. #define cpu_exec cpu_sparc_exec
  395. #define cpu_gen_code cpu_sparc_gen_code
  396. #define cpu_signal_handler cpu_sparc_signal_handler
  397. #define cpu_list sparc_cpu_list
  398. #define CPU_SAVE_VERSION 5
  399. /* MMU modes definitions */
  400. #define MMU_MODE0_SUFFIX _user
  401. #define MMU_MODE1_SUFFIX _kernel
  402. #ifdef TARGET_SPARC64
  403. #define MMU_MODE2_SUFFIX _hypv
  404. #endif
  405. #define MMU_USER_IDX 0
  406. #define MMU_KERNEL_IDX 1
  407. #define MMU_HYPV_IDX 2
  408. static inline int cpu_mmu_index(CPUState *env1)
  409. {
  410. #if defined(CONFIG_USER_ONLY)
  411. return MMU_USER_IDX;
  412. #elif !defined(TARGET_SPARC64)
  413. return env1->psrs;
  414. #else
  415. if (!env1->psrs)
  416. return MMU_USER_IDX;
  417. else if ((env1->hpstate & HS_PRIV) == 0)
  418. return MMU_KERNEL_IDX;
  419. else
  420. return MMU_HYPV_IDX;
  421. #endif
  422. }
  423. static inline int cpu_fpu_enabled(CPUState *env1)
  424. {
  425. #if defined(CONFIG_USER_ONLY)
  426. return 1;
  427. #elif !defined(TARGET_SPARC64)
  428. return env1->psref;
  429. #else
  430. return ((env1->pstate & PS_PEF) != 0) && ((env1->fprs & FPRS_FEF) != 0);
  431. #endif
  432. }
  433. #if defined(CONFIG_USER_ONLY)
  434. static inline void cpu_clone_regs(CPUState *env, target_ulong newsp)
  435. {
  436. if (newsp)
  437. env->regwptr[22] = newsp;
  438. env->regwptr[0] = 0;
  439. /* FIXME: Do we also need to clear CF? */
  440. /* XXXXX */
  441. printf ("HELPME: %s:%d\n", __FILE__, __LINE__);
  442. }
  443. #endif
  444. #include "cpu-all.h"
  445. #include "exec-all.h"
  446. /* sum4m.c, sun4u.c */
  447. void cpu_check_irqs(CPUSPARCState *env);
  448. #ifdef TARGET_SPARC64
  449. /* sun4u.c */
  450. void cpu_tick_set_count(void *opaque, uint64_t count);
  451. uint64_t cpu_tick_get_count(void *opaque);
  452. void cpu_tick_set_limit(void *opaque, uint64_t limit);
  453. #endif
  454. static inline void cpu_pc_from_tb(CPUState *env, TranslationBlock *tb)
  455. {
  456. env->pc = tb->pc;
  457. env->npc = tb->cs_base;
  458. }
  459. static inline void cpu_get_tb_cpu_state(CPUState *env, target_ulong *pc,
  460. target_ulong *cs_base, int *flags)
  461. {
  462. *pc = env->pc;
  463. *cs_base = env->npc;
  464. #ifdef TARGET_SPARC64
  465. // AM . Combined FPU enable bits . PRIV . DMMU enabled . IMMU enabled
  466. *flags = ((env->pstate & PS_AM) << 2)
  467. | (((env->pstate & PS_PEF) >> 1) | ((env->fprs & FPRS_FEF) << 2))
  468. | (env->pstate & PS_PRIV) | ((env->lsu & (DMMU_E | IMMU_E)) >> 2);
  469. #else
  470. // FPU enable . Supervisor
  471. *flags = (env->psref << 4) | env->psrs;
  472. #endif
  473. }
  474. #endif