2
0

tcx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * QEMU TCX Frame buffer
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "sun4m.h"
  26. #include "console.h"
  27. #include "pixel_ops.h"
  28. #define MAXX 1024
  29. #define MAXY 768
  30. #define TCX_DAC_NREGS 16
  31. #define TCX_THC_NREGS_8 0x081c
  32. #define TCX_THC_NREGS_24 0x1000
  33. #define TCX_TEC_NREGS 0x1000
  34. typedef struct TCXState {
  35. target_phys_addr_t addr;
  36. DisplayState *ds;
  37. uint8_t *vram;
  38. uint32_t *vram24, *cplane;
  39. ram_addr_t vram_offset, vram24_offset, cplane_offset;
  40. uint16_t width, height, depth;
  41. uint8_t r[256], g[256], b[256];
  42. uint32_t palette[256];
  43. uint8_t dac_index, dac_state;
  44. } TCXState;
  45. static void tcx_screen_dump(void *opaque, const char *filename);
  46. static void tcx24_screen_dump(void *opaque, const char *filename);
  47. static void tcx_invalidate_display(void *opaque);
  48. static void tcx24_invalidate_display(void *opaque);
  49. static void update_palette_entries(TCXState *s, int start, int end)
  50. {
  51. int i;
  52. for(i = start; i < end; i++) {
  53. switch(ds_get_bits_per_pixel(s->ds)) {
  54. default:
  55. case 8:
  56. s->palette[i] = rgb_to_pixel8(s->r[i], s->g[i], s->b[i]);
  57. break;
  58. case 15:
  59. s->palette[i] = rgb_to_pixel15(s->r[i], s->g[i], s->b[i]);
  60. break;
  61. case 16:
  62. s->palette[i] = rgb_to_pixel16(s->r[i], s->g[i], s->b[i]);
  63. break;
  64. case 32:
  65. s->palette[i] = rgb_to_pixel32(s->r[i], s->g[i], s->b[i]);
  66. break;
  67. }
  68. }
  69. if (s->depth == 24)
  70. tcx24_invalidate_display(s);
  71. else
  72. tcx_invalidate_display(s);
  73. }
  74. static void tcx_draw_line32(TCXState *s1, uint8_t *d,
  75. const uint8_t *s, int width)
  76. {
  77. int x;
  78. uint8_t val;
  79. uint32_t *p = (uint32_t *)d;
  80. for(x = 0; x < width; x++) {
  81. val = *s++;
  82. *p++ = s1->palette[val];
  83. }
  84. }
  85. static void tcx_draw_line16(TCXState *s1, uint8_t *d,
  86. const uint8_t *s, int width)
  87. {
  88. int x;
  89. uint8_t val;
  90. uint16_t *p = (uint16_t *)d;
  91. for(x = 0; x < width; x++) {
  92. val = *s++;
  93. *p++ = s1->palette[val];
  94. }
  95. }
  96. static void tcx_draw_line8(TCXState *s1, uint8_t *d,
  97. const uint8_t *s, int width)
  98. {
  99. int x;
  100. uint8_t val;
  101. for(x = 0; x < width; x++) {
  102. val = *s++;
  103. *d++ = s1->palette[val];
  104. }
  105. }
  106. /*
  107. XXX Could be much more optimal:
  108. * detect if line/page/whole screen is in 24 bit mode
  109. * if destination is also BGR, use memcpy
  110. */
  111. static inline void tcx24_draw_line32(TCXState *s1, uint8_t *d,
  112. const uint8_t *s, int width,
  113. const uint32_t *cplane,
  114. const uint32_t *s24)
  115. {
  116. int x, r, g, b;
  117. uint8_t val, *p8;
  118. uint32_t *p = (uint32_t *)d;
  119. uint32_t dval;
  120. for(x = 0; x < width; x++, s++, s24++) {
  121. if ((be32_to_cpu(*cplane++) & 0xff000000) == 0x03000000) {
  122. // 24-bit direct, BGR order
  123. p8 = (uint8_t *)s24;
  124. p8++;
  125. b = *p8++;
  126. g = *p8++;
  127. r = *p8++;
  128. dval = rgb_to_pixel32(r, g, b);
  129. } else {
  130. val = *s;
  131. dval = s1->palette[val];
  132. }
  133. *p++ = dval;
  134. }
  135. }
  136. static inline int check_dirty(ram_addr_t page, ram_addr_t page24,
  137. ram_addr_t cpage)
  138. {
  139. int ret;
  140. unsigned int off;
  141. ret = cpu_physical_memory_get_dirty(page, VGA_DIRTY_FLAG);
  142. for (off = 0; off < TARGET_PAGE_SIZE * 4; off += TARGET_PAGE_SIZE) {
  143. ret |= cpu_physical_memory_get_dirty(page24 + off, VGA_DIRTY_FLAG);
  144. ret |= cpu_physical_memory_get_dirty(cpage + off, VGA_DIRTY_FLAG);
  145. }
  146. return ret;
  147. }
  148. static inline void reset_dirty(TCXState *ts, ram_addr_t page_min,
  149. ram_addr_t page_max, ram_addr_t page24,
  150. ram_addr_t cpage)
  151. {
  152. cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
  153. VGA_DIRTY_FLAG);
  154. page_min -= ts->vram_offset;
  155. page_max -= ts->vram_offset;
  156. cpu_physical_memory_reset_dirty(page24 + page_min * 4,
  157. page24 + page_max * 4 + TARGET_PAGE_SIZE,
  158. VGA_DIRTY_FLAG);
  159. cpu_physical_memory_reset_dirty(cpage + page_min * 4,
  160. cpage + page_max * 4 + TARGET_PAGE_SIZE,
  161. VGA_DIRTY_FLAG);
  162. }
  163. /* Fixed line length 1024 allows us to do nice tricks not possible on
  164. VGA... */
  165. static void tcx_update_display(void *opaque)
  166. {
  167. TCXState *ts = opaque;
  168. ram_addr_t page, page_min, page_max;
  169. int y, y_start, dd, ds;
  170. uint8_t *d, *s;
  171. void (*f)(TCXState *s1, uint8_t *dst, const uint8_t *src, int width);
  172. if (ds_get_bits_per_pixel(ts->ds) == 0)
  173. return;
  174. page = ts->vram_offset;
  175. y_start = -1;
  176. page_min = 0xffffffff;
  177. page_max = 0;
  178. d = ds_get_data(ts->ds);
  179. s = ts->vram;
  180. dd = ds_get_linesize(ts->ds);
  181. ds = 1024;
  182. switch (ds_get_bits_per_pixel(ts->ds)) {
  183. case 32:
  184. f = tcx_draw_line32;
  185. break;
  186. case 15:
  187. case 16:
  188. f = tcx_draw_line16;
  189. break;
  190. default:
  191. case 8:
  192. f = tcx_draw_line8;
  193. break;
  194. case 0:
  195. return;
  196. }
  197. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE) {
  198. if (cpu_physical_memory_get_dirty(page, VGA_DIRTY_FLAG)) {
  199. if (y_start < 0)
  200. y_start = y;
  201. if (page < page_min)
  202. page_min = page;
  203. if (page > page_max)
  204. page_max = page;
  205. f(ts, d, s, ts->width);
  206. d += dd;
  207. s += ds;
  208. f(ts, d, s, ts->width);
  209. d += dd;
  210. s += ds;
  211. f(ts, d, s, ts->width);
  212. d += dd;
  213. s += ds;
  214. f(ts, d, s, ts->width);
  215. d += dd;
  216. s += ds;
  217. } else {
  218. if (y_start >= 0) {
  219. /* flush to display */
  220. dpy_update(ts->ds, 0, y_start,
  221. ts->width, y - y_start);
  222. y_start = -1;
  223. }
  224. d += dd * 4;
  225. s += ds * 4;
  226. }
  227. }
  228. if (y_start >= 0) {
  229. /* flush to display */
  230. dpy_update(ts->ds, 0, y_start,
  231. ts->width, y - y_start);
  232. }
  233. /* reset modified pages */
  234. if (page_min <= page_max) {
  235. cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
  236. VGA_DIRTY_FLAG);
  237. }
  238. }
  239. static void tcx24_update_display(void *opaque)
  240. {
  241. TCXState *ts = opaque;
  242. ram_addr_t page, page_min, page_max, cpage, page24;
  243. int y, y_start, dd, ds;
  244. uint8_t *d, *s;
  245. uint32_t *cptr, *s24;
  246. if (ds_get_bits_per_pixel(ts->ds) != 32)
  247. return;
  248. page = ts->vram_offset;
  249. page24 = ts->vram24_offset;
  250. cpage = ts->cplane_offset;
  251. y_start = -1;
  252. page_min = 0xffffffff;
  253. page_max = 0;
  254. d = ds_get_data(ts->ds);
  255. s = ts->vram;
  256. s24 = ts->vram24;
  257. cptr = ts->cplane;
  258. dd = ds_get_linesize(ts->ds);
  259. ds = 1024;
  260. for(y = 0; y < ts->height; y += 4, page += TARGET_PAGE_SIZE,
  261. page24 += TARGET_PAGE_SIZE, cpage += TARGET_PAGE_SIZE) {
  262. if (check_dirty(page, page24, cpage)) {
  263. if (y_start < 0)
  264. y_start = y;
  265. if (page < page_min)
  266. page_min = page;
  267. if (page > page_max)
  268. page_max = page;
  269. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  270. d += dd;
  271. s += ds;
  272. cptr += ds;
  273. s24 += ds;
  274. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  275. d += dd;
  276. s += ds;
  277. cptr += ds;
  278. s24 += ds;
  279. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  280. d += dd;
  281. s += ds;
  282. cptr += ds;
  283. s24 += ds;
  284. tcx24_draw_line32(ts, d, s, ts->width, cptr, s24);
  285. d += dd;
  286. s += ds;
  287. cptr += ds;
  288. s24 += ds;
  289. } else {
  290. if (y_start >= 0) {
  291. /* flush to display */
  292. dpy_update(ts->ds, 0, y_start,
  293. ts->width, y - y_start);
  294. y_start = -1;
  295. }
  296. d += dd * 4;
  297. s += ds * 4;
  298. cptr += ds * 4;
  299. s24 += ds * 4;
  300. }
  301. }
  302. if (y_start >= 0) {
  303. /* flush to display */
  304. dpy_update(ts->ds, 0, y_start,
  305. ts->width, y - y_start);
  306. }
  307. /* reset modified pages */
  308. if (page_min <= page_max) {
  309. reset_dirty(ts, page_min, page_max, page24, cpage);
  310. }
  311. }
  312. static void tcx_invalidate_display(void *opaque)
  313. {
  314. TCXState *s = opaque;
  315. int i;
  316. for (i = 0; i < MAXX*MAXY; i += TARGET_PAGE_SIZE) {
  317. cpu_physical_memory_set_dirty(s->vram_offset + i);
  318. }
  319. }
  320. static void tcx24_invalidate_display(void *opaque)
  321. {
  322. TCXState *s = opaque;
  323. int i;
  324. tcx_invalidate_display(s);
  325. for (i = 0; i < MAXX*MAXY * 4; i += TARGET_PAGE_SIZE) {
  326. cpu_physical_memory_set_dirty(s->vram24_offset + i);
  327. cpu_physical_memory_set_dirty(s->cplane_offset + i);
  328. }
  329. }
  330. static void tcx_save(QEMUFile *f, void *opaque)
  331. {
  332. TCXState *s = opaque;
  333. qemu_put_be16s(f, &s->height);
  334. qemu_put_be16s(f, &s->width);
  335. qemu_put_be16s(f, &s->depth);
  336. qemu_put_buffer(f, s->r, 256);
  337. qemu_put_buffer(f, s->g, 256);
  338. qemu_put_buffer(f, s->b, 256);
  339. qemu_put_8s(f, &s->dac_index);
  340. qemu_put_8s(f, &s->dac_state);
  341. }
  342. static int tcx_load(QEMUFile *f, void *opaque, int version_id)
  343. {
  344. TCXState *s = opaque;
  345. uint32_t dummy;
  346. if (version_id != 3 && version_id != 4)
  347. return -EINVAL;
  348. if (version_id == 3) {
  349. qemu_get_be32s(f, &dummy);
  350. qemu_get_be32s(f, &dummy);
  351. qemu_get_be32s(f, &dummy);
  352. }
  353. qemu_get_be16s(f, &s->height);
  354. qemu_get_be16s(f, &s->width);
  355. qemu_get_be16s(f, &s->depth);
  356. qemu_get_buffer(f, s->r, 256);
  357. qemu_get_buffer(f, s->g, 256);
  358. qemu_get_buffer(f, s->b, 256);
  359. qemu_get_8s(f, &s->dac_index);
  360. qemu_get_8s(f, &s->dac_state);
  361. update_palette_entries(s, 0, 256);
  362. if (s->depth == 24)
  363. tcx24_invalidate_display(s);
  364. else
  365. tcx_invalidate_display(s);
  366. return 0;
  367. }
  368. static void tcx_reset(void *opaque)
  369. {
  370. TCXState *s = opaque;
  371. /* Initialize palette */
  372. memset(s->r, 0, 256);
  373. memset(s->g, 0, 256);
  374. memset(s->b, 0, 256);
  375. s->r[255] = s->g[255] = s->b[255] = 255;
  376. update_palette_entries(s, 0, 256);
  377. memset(s->vram, 0, MAXX*MAXY);
  378. cpu_physical_memory_reset_dirty(s->vram_offset, s->vram_offset +
  379. MAXX * MAXY * (1 + 4 + 4), VGA_DIRTY_FLAG);
  380. s->dac_index = 0;
  381. s->dac_state = 0;
  382. }
  383. static uint32_t tcx_dac_readl(void *opaque, target_phys_addr_t addr)
  384. {
  385. return 0;
  386. }
  387. static void tcx_dac_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  388. {
  389. TCXState *s = opaque;
  390. switch (addr) {
  391. case 0:
  392. s->dac_index = val >> 24;
  393. s->dac_state = 0;
  394. break;
  395. case 4:
  396. switch (s->dac_state) {
  397. case 0:
  398. s->r[s->dac_index] = val >> 24;
  399. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  400. s->dac_state++;
  401. break;
  402. case 1:
  403. s->g[s->dac_index] = val >> 24;
  404. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  405. s->dac_state++;
  406. break;
  407. case 2:
  408. s->b[s->dac_index] = val >> 24;
  409. update_palette_entries(s, s->dac_index, s->dac_index + 1);
  410. s->dac_index = (s->dac_index + 1) & 255; // Index autoincrement
  411. default:
  412. s->dac_state = 0;
  413. break;
  414. }
  415. break;
  416. default:
  417. break;
  418. }
  419. return;
  420. }
  421. static CPUReadMemoryFunc *tcx_dac_read[3] = {
  422. NULL,
  423. NULL,
  424. tcx_dac_readl,
  425. };
  426. static CPUWriteMemoryFunc *tcx_dac_write[3] = {
  427. NULL,
  428. NULL,
  429. tcx_dac_writel,
  430. };
  431. static uint32_t tcx_dummy_readl(void *opaque, target_phys_addr_t addr)
  432. {
  433. return 0;
  434. }
  435. static void tcx_dummy_writel(void *opaque, target_phys_addr_t addr,
  436. uint32_t val)
  437. {
  438. }
  439. static CPUReadMemoryFunc *tcx_dummy_read[3] = {
  440. NULL,
  441. NULL,
  442. tcx_dummy_readl,
  443. };
  444. static CPUWriteMemoryFunc *tcx_dummy_write[3] = {
  445. NULL,
  446. NULL,
  447. tcx_dummy_writel,
  448. };
  449. void tcx_init(target_phys_addr_t addr, uint8_t *vram_base,
  450. unsigned long vram_offset, int vram_size, int width, int height,
  451. int depth)
  452. {
  453. TCXState *s;
  454. int io_memory, dummy_memory;
  455. int size;
  456. s = qemu_mallocz(sizeof(TCXState));
  457. s->addr = addr;
  458. s->vram_offset = vram_offset;
  459. s->width = width;
  460. s->height = height;
  461. s->depth = depth;
  462. // 8-bit plane
  463. s->vram = vram_base;
  464. size = vram_size;
  465. cpu_register_physical_memory(addr + 0x00800000ULL, size, vram_offset);
  466. vram_offset += size;
  467. vram_base += size;
  468. io_memory = cpu_register_io_memory(0, tcx_dac_read, tcx_dac_write, s);
  469. cpu_register_physical_memory(addr + 0x00200000ULL, TCX_DAC_NREGS,
  470. io_memory);
  471. dummy_memory = cpu_register_io_memory(0, tcx_dummy_read, tcx_dummy_write,
  472. s);
  473. cpu_register_physical_memory(addr + 0x00700000ULL, TCX_TEC_NREGS,
  474. dummy_memory);
  475. if (depth == 24) {
  476. // 24-bit plane
  477. size = vram_size * 4;
  478. s->vram24 = (uint32_t *)vram_base;
  479. s->vram24_offset = vram_offset;
  480. cpu_register_physical_memory(addr + 0x02000000ULL, size, vram_offset);
  481. vram_offset += size;
  482. vram_base += size;
  483. // Control plane
  484. size = vram_size * 4;
  485. s->cplane = (uint32_t *)vram_base;
  486. s->cplane_offset = vram_offset;
  487. cpu_register_physical_memory(addr + 0x0a000000ULL, size, vram_offset);
  488. s->ds = graphic_console_init(tcx24_update_display,
  489. tcx24_invalidate_display,
  490. tcx24_screen_dump, NULL, s);
  491. } else {
  492. cpu_register_physical_memory(addr + 0x00300000ULL, TCX_THC_NREGS_8,
  493. dummy_memory);
  494. s->ds = graphic_console_init(tcx_update_display,
  495. tcx_invalidate_display,
  496. tcx_screen_dump, NULL, s);
  497. }
  498. // NetBSD writes here even with 8-bit display
  499. cpu_register_physical_memory(addr + 0x00301000ULL, TCX_THC_NREGS_24,
  500. dummy_memory);
  501. register_savevm("tcx", addr, 4, tcx_save, tcx_load, s);
  502. qemu_register_reset(tcx_reset, s);
  503. tcx_reset(s);
  504. qemu_console_resize(s->ds, width, height);
  505. }
  506. static void tcx_screen_dump(void *opaque, const char *filename)
  507. {
  508. TCXState *s = opaque;
  509. FILE *f;
  510. uint8_t *d, *d1, v;
  511. int y, x;
  512. f = fopen(filename, "wb");
  513. if (!f)
  514. return;
  515. fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  516. d1 = s->vram;
  517. for(y = 0; y < s->height; y++) {
  518. d = d1;
  519. for(x = 0; x < s->width; x++) {
  520. v = *d;
  521. fputc(s->r[v], f);
  522. fputc(s->g[v], f);
  523. fputc(s->b[v], f);
  524. d++;
  525. }
  526. d1 += MAXX;
  527. }
  528. fclose(f);
  529. return;
  530. }
  531. static void tcx24_screen_dump(void *opaque, const char *filename)
  532. {
  533. TCXState *s = opaque;
  534. FILE *f;
  535. uint8_t *d, *d1, v;
  536. uint32_t *s24, *cptr, dval;
  537. int y, x;
  538. f = fopen(filename, "wb");
  539. if (!f)
  540. return;
  541. fprintf(f, "P6\n%d %d\n%d\n", s->width, s->height, 255);
  542. d1 = s->vram;
  543. s24 = s->vram24;
  544. cptr = s->cplane;
  545. for(y = 0; y < s->height; y++) {
  546. d = d1;
  547. for(x = 0; x < s->width; x++, d++, s24++) {
  548. if ((*cptr++ & 0xff000000) == 0x03000000) { // 24-bit direct
  549. dval = *s24 & 0x00ffffff;
  550. fputc((dval >> 16) & 0xff, f);
  551. fputc((dval >> 8) & 0xff, f);
  552. fputc(dval & 0xff, f);
  553. } else {
  554. v = *d;
  555. fputc(s->r[v], f);
  556. fputc(s->g[v], f);
  557. fputc(s->b[v], f);
  558. }
  559. }
  560. d1 += MAXX;
  561. }
  562. fclose(f);
  563. return;
  564. }