ssd0323.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * SSD0323 OLED controller with OSRAM Pictiva 128x64 display.
  3. *
  4. * Copyright (c) 2006-2007 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licenced under the GPL.
  8. */
  9. /* The controller can support a variety of different displays, but we only
  10. implement one. Most of the commends relating to brightness and geometry
  11. setup are ignored. */
  12. #include "hw.h"
  13. #include "devices.h"
  14. #include "console.h"
  15. //#define DEBUG_SSD0323 1
  16. #ifdef DEBUG_SSD0323
  17. #define DPRINTF(fmt, args...) \
  18. do { printf("ssd0323: " fmt , ##args); } while (0)
  19. #define BADF(fmt, args...) \
  20. do { fprintf(stderr, "ssd0323: error: " fmt , ##args); exit(1);} while (0)
  21. #else
  22. #define DPRINTF(fmt, args...) do {} while(0)
  23. #define BADF(fmt, args...) \
  24. do { fprintf(stderr, "ssd0323: error: " fmt , ##args);} while (0)
  25. #endif
  26. /* Scaling factor for pixels. */
  27. #define MAGNIFY 4
  28. #define REMAP_SWAP_COLUMN 0x01
  29. #define REMAP_SWAP_NYBBLE 0x02
  30. #define REMAP_VERTICAL 0x04
  31. #define REMAP_SWAP_COM 0x10
  32. #define REMAP_SPLIT_COM 0x40
  33. enum ssd0323_mode
  34. {
  35. SSD0323_CMD,
  36. SSD0323_DATA
  37. };
  38. typedef struct {
  39. DisplayState *ds;
  40. int cmd_len;
  41. int cmd;
  42. int cmd_data[8];
  43. int row;
  44. int row_start;
  45. int row_end;
  46. int col;
  47. int col_start;
  48. int col_end;
  49. int redraw;
  50. int remap;
  51. enum ssd0323_mode mode;
  52. uint8_t framebuffer[128 * 80 / 2];
  53. } ssd0323_state;
  54. int ssd0323_xfer_ssi(void *opaque, int data)
  55. {
  56. ssd0323_state *s = (ssd0323_state *)opaque;
  57. switch (s->mode) {
  58. case SSD0323_DATA:
  59. DPRINTF("data 0x%02x\n", data);
  60. s->framebuffer[s->col + s->row * 64] = data;
  61. if (s->remap & REMAP_VERTICAL) {
  62. s->row++;
  63. if (s->row > s->row_end) {
  64. s->row = s->row_start;
  65. s->col++;
  66. }
  67. if (s->col > s->col_end) {
  68. s->col = s->col_start;
  69. }
  70. } else {
  71. s->col++;
  72. if (s->col > s->col_end) {
  73. s->row++;
  74. s->col = s->col_start;
  75. }
  76. if (s->row > s->row_end) {
  77. s->row = s->row_start;
  78. }
  79. }
  80. s->redraw = 1;
  81. break;
  82. case SSD0323_CMD:
  83. DPRINTF("cmd 0x%02x\n", data);
  84. if (s->cmd_len == 0) {
  85. s->cmd = data;
  86. } else {
  87. s->cmd_data[s->cmd_len - 1] = data;
  88. }
  89. s->cmd_len++;
  90. switch (s->cmd) {
  91. #define DATA(x) if (s->cmd_len <= (x)) return 0
  92. case 0x15: /* Set column. */
  93. DATA(2);
  94. s->col = s->col_start = s->cmd_data[0] % 64;
  95. s->col_end = s->cmd_data[1] % 64;
  96. break;
  97. case 0x75: /* Set row. */
  98. DATA(2);
  99. s->row = s->row_start = s->cmd_data[0] % 80;
  100. s->row_end = s->cmd_data[1] % 80;
  101. break;
  102. case 0x81: /* Set contrast */
  103. DATA(1);
  104. break;
  105. case 0x84: case 0x85: case 0x86: /* Max current. */
  106. DATA(0);
  107. break;
  108. case 0xa0: /* Set remapping. */
  109. /* FIXME: Implement this. */
  110. DATA(1);
  111. s->remap = s->cmd_data[0];
  112. break;
  113. case 0xa1: /* Set display start line. */
  114. case 0xa2: /* Set display offset. */
  115. /* FIXME: Implement these. */
  116. DATA(1);
  117. break;
  118. case 0xa4: /* Normal mode. */
  119. case 0xa5: /* All on. */
  120. case 0xa6: /* All off. */
  121. case 0xa7: /* Inverse. */
  122. /* FIXME: Implement these. */
  123. DATA(0);
  124. break;
  125. case 0xa8: /* Set multiplex ratio. */
  126. case 0xad: /* Set DC-DC converter. */
  127. DATA(1);
  128. /* Ignored. Don't care. */
  129. break;
  130. case 0xae: /* Display off. */
  131. case 0xaf: /* Display on. */
  132. DATA(0);
  133. /* TODO: Implement power control. */
  134. break;
  135. case 0xb1: /* Set phase length. */
  136. case 0xb2: /* Set row period. */
  137. case 0xb3: /* Set clock rate. */
  138. case 0xbc: /* Set precharge. */
  139. case 0xbe: /* Set VCOMH. */
  140. case 0xbf: /* Set segment low. */
  141. DATA(1);
  142. /* Ignored. Don't care. */
  143. break;
  144. case 0xb8: /* Set grey scale table. */
  145. /* FIXME: Implement this. */
  146. DATA(8);
  147. break;
  148. case 0xe3: /* NOP. */
  149. DATA(0);
  150. break;
  151. case 0xff: /* Nasty hack because we don't handle chip selects
  152. properly. */
  153. break;
  154. default:
  155. BADF("Unknown command: 0x%x\n", data);
  156. }
  157. s->cmd_len = 0;
  158. return 0;
  159. }
  160. return 0;
  161. }
  162. static void ssd0323_update_display(void *opaque)
  163. {
  164. ssd0323_state *s = (ssd0323_state *)opaque;
  165. uint8_t *dest;
  166. uint8_t *src;
  167. int x;
  168. int y;
  169. int i;
  170. int line;
  171. char *colors[16];
  172. char colortab[MAGNIFY * 64];
  173. char *p;
  174. int dest_width;
  175. if (!s->redraw)
  176. return;
  177. switch (ds_get_bits_per_pixel(s->ds)) {
  178. case 0:
  179. return;
  180. case 15:
  181. dest_width = 2;
  182. break;
  183. case 16:
  184. dest_width = 2;
  185. break;
  186. case 24:
  187. dest_width = 3;
  188. break;
  189. case 32:
  190. dest_width = 4;
  191. break;
  192. default:
  193. BADF("Bad color depth\n");
  194. return;
  195. }
  196. p = colortab;
  197. for (i = 0; i < 16; i++) {
  198. int n;
  199. colors[i] = p;
  200. switch (ds_get_bits_per_pixel(s->ds)) {
  201. case 15:
  202. n = i * 2 + (i >> 3);
  203. p[0] = n | (n << 5);
  204. p[1] = (n << 2) | (n >> 3);
  205. break;
  206. case 16:
  207. n = i * 2 + (i >> 3);
  208. p[0] = n | (n << 6) | ((n << 1) & 0x20);
  209. p[1] = (n << 3) | (n >> 2);
  210. break;
  211. case 24:
  212. case 32:
  213. n = (i << 4) | i;
  214. p[0] = p[1] = p[2] = n;
  215. break;
  216. default:
  217. BADF("Bad color depth\n");
  218. return;
  219. }
  220. p += dest_width;
  221. }
  222. /* TODO: Implement row/column remapping. */
  223. dest = ds_get_data(s->ds);
  224. for (y = 0; y < 64; y++) {
  225. line = y;
  226. src = s->framebuffer + 64 * line;
  227. for (x = 0; x < 64; x++) {
  228. int val;
  229. val = *src >> 4;
  230. for (i = 0; i < MAGNIFY; i++) {
  231. memcpy(dest, colors[val], dest_width);
  232. dest += dest_width;
  233. }
  234. val = *src & 0xf;
  235. for (i = 0; i < MAGNIFY; i++) {
  236. memcpy(dest, colors[val], dest_width);
  237. dest += dest_width;
  238. }
  239. src++;
  240. }
  241. for (i = 1; i < MAGNIFY; i++) {
  242. memcpy(dest, dest - dest_width * MAGNIFY * 128,
  243. dest_width * 128 * MAGNIFY);
  244. dest += dest_width * 128 * MAGNIFY;
  245. }
  246. }
  247. s->redraw = 0;
  248. dpy_update(s->ds, 0, 0, 128 * MAGNIFY, 64 * MAGNIFY);
  249. }
  250. static void ssd0323_invalidate_display(void * opaque)
  251. {
  252. ssd0323_state *s = (ssd0323_state *)opaque;
  253. s->redraw = 1;
  254. }
  255. /* Command/data input. */
  256. static void ssd0323_cd(void *opaque, int n, int level)
  257. {
  258. ssd0323_state *s = (ssd0323_state *)opaque;
  259. DPRINTF("%s mode\n", level ? "Data" : "Command");
  260. s->mode = level ? SSD0323_DATA : SSD0323_CMD;
  261. }
  262. static void ssd0323_save(QEMUFile *f, void *opaque)
  263. {
  264. ssd0323_state *s = (ssd0323_state *)opaque;
  265. int i;
  266. qemu_put_be32(f, s->cmd_len);
  267. qemu_put_be32(f, s->cmd);
  268. for (i = 0; i < 8; i++)
  269. qemu_put_be32(f, s->cmd_data[i]);
  270. qemu_put_be32(f, s->row);
  271. qemu_put_be32(f, s->row_start);
  272. qemu_put_be32(f, s->row_end);
  273. qemu_put_be32(f, s->col);
  274. qemu_put_be32(f, s->col_start);
  275. qemu_put_be32(f, s->col_end);
  276. qemu_put_be32(f, s->redraw);
  277. qemu_put_be32(f, s->remap);
  278. qemu_put_be32(f, s->mode);
  279. qemu_put_buffer(f, s->framebuffer, sizeof(s->framebuffer));
  280. }
  281. static int ssd0323_load(QEMUFile *f, void *opaque, int version_id)
  282. {
  283. ssd0323_state *s = (ssd0323_state *)opaque;
  284. int i;
  285. if (version_id != 1)
  286. return -EINVAL;
  287. s->cmd_len = qemu_get_be32(f);
  288. s->cmd = qemu_get_be32(f);
  289. for (i = 0; i < 8; i++)
  290. s->cmd_data[i] = qemu_get_be32(f);
  291. s->row = qemu_get_be32(f);
  292. s->row_start = qemu_get_be32(f);
  293. s->row_end = qemu_get_be32(f);
  294. s->col = qemu_get_be32(f);
  295. s->col_start = qemu_get_be32(f);
  296. s->col_end = qemu_get_be32(f);
  297. s->redraw = qemu_get_be32(f);
  298. s->remap = qemu_get_be32(f);
  299. s->mode = qemu_get_be32(f);
  300. qemu_get_buffer(f, s->framebuffer, sizeof(s->framebuffer));
  301. return 0;
  302. }
  303. void *ssd0323_init(qemu_irq *cmd_p)
  304. {
  305. ssd0323_state *s;
  306. qemu_irq *cmd;
  307. s = (ssd0323_state *)qemu_mallocz(sizeof(ssd0323_state));
  308. s->col_end = 63;
  309. s->row_end = 79;
  310. s->ds = graphic_console_init(ssd0323_update_display,
  311. ssd0323_invalidate_display,
  312. NULL, NULL, s);
  313. qemu_console_resize(s->ds, 128 * MAGNIFY, 64 * MAGNIFY);
  314. cmd = qemu_allocate_irqs(ssd0323_cd, s, 1);
  315. *cmd_p = *cmd;
  316. register_savevm("ssd0323_oled", -1, 1, ssd0323_save, ssd0323_load, s);
  317. return s;
  318. }