sh_timer.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * SuperH Timer modules.
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licenced under the GPL.
  9. */
  10. #include "hw.h"
  11. #include "sh.h"
  12. #include "qemu-timer.h"
  13. //#define DEBUG_TIMER
  14. #define TIMER_TCR_TPSC (7 << 0)
  15. #define TIMER_TCR_CKEG (3 << 3)
  16. #define TIMER_TCR_UNIE (1 << 5)
  17. #define TIMER_TCR_ICPE (3 << 6)
  18. #define TIMER_TCR_UNF (1 << 8)
  19. #define TIMER_TCR_ICPF (1 << 9)
  20. #define TIMER_TCR_RESERVED (0x3f << 10)
  21. #define TIMER_FEAT_CAPT (1 << 0)
  22. #define TIMER_FEAT_EXTCLK (1 << 1)
  23. #define OFFSET_TCOR 0
  24. #define OFFSET_TCNT 1
  25. #define OFFSET_TCR 2
  26. #define OFFSET_TCPR 3
  27. typedef struct {
  28. ptimer_state *timer;
  29. uint32_t tcnt;
  30. uint32_t tcor;
  31. uint32_t tcr;
  32. uint32_t tcpr;
  33. int freq;
  34. int int_level;
  35. int old_level;
  36. int feat;
  37. int enabled;
  38. qemu_irq irq;
  39. } sh_timer_state;
  40. /* Check all active timers, and schedule the next timer interrupt. */
  41. static void sh_timer_update(sh_timer_state *s)
  42. {
  43. int new_level = s->int_level && (s->tcr & TIMER_TCR_UNIE);
  44. if (new_level != s->old_level)
  45. qemu_set_irq (s->irq, new_level);
  46. s->old_level = s->int_level;
  47. s->int_level = new_level;
  48. }
  49. static uint32_t sh_timer_read(void *opaque, target_phys_addr_t offset)
  50. {
  51. sh_timer_state *s = (sh_timer_state *)opaque;
  52. switch (offset >> 2) {
  53. case OFFSET_TCOR:
  54. return s->tcor;
  55. case OFFSET_TCNT:
  56. return ptimer_get_count(s->timer);
  57. case OFFSET_TCR:
  58. return s->tcr | (s->int_level ? TIMER_TCR_UNF : 0);
  59. case OFFSET_TCPR:
  60. if (s->feat & TIMER_FEAT_CAPT)
  61. return s->tcpr;
  62. default:
  63. cpu_abort (cpu_single_env, "sh_timer_read: Bad offset %x\n",
  64. (int)offset);
  65. return 0;
  66. }
  67. }
  68. static void sh_timer_write(void *opaque, target_phys_addr_t offset,
  69. uint32_t value)
  70. {
  71. sh_timer_state *s = (sh_timer_state *)opaque;
  72. int freq;
  73. switch (offset >> 2) {
  74. case OFFSET_TCOR:
  75. s->tcor = value;
  76. ptimer_set_limit(s->timer, s->tcor, 0);
  77. break;
  78. case OFFSET_TCNT:
  79. s->tcnt = value;
  80. ptimer_set_count(s->timer, s->tcnt);
  81. break;
  82. case OFFSET_TCR:
  83. if (s->enabled) {
  84. /* Pause the timer if it is running. This may cause some
  85. inaccuracy dure to rounding, but avoids a whole lot of other
  86. messyness. */
  87. ptimer_stop(s->timer);
  88. }
  89. freq = s->freq;
  90. /* ??? Need to recalculate expiry time after changing divisor. */
  91. switch (value & TIMER_TCR_TPSC) {
  92. case 0: freq >>= 2; break;
  93. case 1: freq >>= 4; break;
  94. case 2: freq >>= 6; break;
  95. case 3: freq >>= 8; break;
  96. case 4: freq >>= 10; break;
  97. case 6:
  98. case 7: if (s->feat & TIMER_FEAT_EXTCLK) break;
  99. default: cpu_abort (cpu_single_env,
  100. "sh_timer_write: Reserved TPSC value\n"); break;
  101. }
  102. switch ((value & TIMER_TCR_CKEG) >> 3) {
  103. case 0: break;
  104. case 1:
  105. case 2:
  106. case 3: if (s->feat & TIMER_FEAT_EXTCLK) break;
  107. default: cpu_abort (cpu_single_env,
  108. "sh_timer_write: Reserved CKEG value\n"); break;
  109. }
  110. switch ((value & TIMER_TCR_ICPE) >> 6) {
  111. case 0: break;
  112. case 2:
  113. case 3: if (s->feat & TIMER_FEAT_CAPT) break;
  114. default: cpu_abort (cpu_single_env,
  115. "sh_timer_write: Reserved ICPE value\n"); break;
  116. }
  117. if ((value & TIMER_TCR_UNF) == 0)
  118. s->int_level = 0;
  119. value &= ~TIMER_TCR_UNF;
  120. if ((value & TIMER_TCR_ICPF) && (!(s->feat & TIMER_FEAT_CAPT)))
  121. cpu_abort (cpu_single_env,
  122. "sh_timer_write: Reserved ICPF value\n");
  123. value &= ~TIMER_TCR_ICPF; /* capture not supported */
  124. if (value & TIMER_TCR_RESERVED)
  125. cpu_abort (cpu_single_env,
  126. "sh_timer_write: Reserved TCR bits set\n");
  127. s->tcr = value;
  128. ptimer_set_limit(s->timer, s->tcor, 0);
  129. ptimer_set_freq(s->timer, freq);
  130. if (s->enabled) {
  131. /* Restart the timer if still enabled. */
  132. ptimer_run(s->timer, 0);
  133. }
  134. break;
  135. case OFFSET_TCPR:
  136. if (s->feat & TIMER_FEAT_CAPT) {
  137. s->tcpr = value;
  138. break;
  139. }
  140. default:
  141. cpu_abort (cpu_single_env, "sh_timer_write: Bad offset %x\n",
  142. (int)offset);
  143. }
  144. sh_timer_update(s);
  145. }
  146. static void sh_timer_start_stop(void *opaque, int enable)
  147. {
  148. sh_timer_state *s = (sh_timer_state *)opaque;
  149. #ifdef DEBUG_TIMER
  150. printf("sh_timer_start_stop %d (%d)\n", enable, s->enabled);
  151. #endif
  152. if (s->enabled && !enable) {
  153. ptimer_stop(s->timer);
  154. }
  155. if (!s->enabled && enable) {
  156. ptimer_run(s->timer, 0);
  157. }
  158. s->enabled = !!enable;
  159. #ifdef DEBUG_TIMER
  160. printf("sh_timer_start_stop done %d\n", s->enabled);
  161. #endif
  162. }
  163. static void sh_timer_tick(void *opaque)
  164. {
  165. sh_timer_state *s = (sh_timer_state *)opaque;
  166. s->int_level = s->enabled;
  167. sh_timer_update(s);
  168. }
  169. static void *sh_timer_init(uint32_t freq, int feat, qemu_irq irq)
  170. {
  171. sh_timer_state *s;
  172. QEMUBH *bh;
  173. s = (sh_timer_state *)qemu_mallocz(sizeof(sh_timer_state));
  174. s->freq = freq;
  175. s->feat = feat;
  176. s->tcor = 0xffffffff;
  177. s->tcnt = 0xffffffff;
  178. s->tcpr = 0xdeadbeef;
  179. s->tcr = 0;
  180. s->enabled = 0;
  181. s->irq = irq;
  182. bh = qemu_bh_new(sh_timer_tick, s);
  183. s->timer = ptimer_init(bh);
  184. sh_timer_write(s, OFFSET_TCOR >> 2, s->tcor);
  185. sh_timer_write(s, OFFSET_TCNT >> 2, s->tcnt);
  186. sh_timer_write(s, OFFSET_TCPR >> 2, s->tcpr);
  187. sh_timer_write(s, OFFSET_TCR >> 2, s->tcpr);
  188. /* ??? Save/restore. */
  189. return s;
  190. }
  191. typedef struct {
  192. void *timer[3];
  193. int level[3];
  194. uint32_t tocr;
  195. uint32_t tstr;
  196. int feat;
  197. } tmu012_state;
  198. static uint32_t tmu012_read(void *opaque, target_phys_addr_t offset)
  199. {
  200. tmu012_state *s = (tmu012_state *)opaque;
  201. #ifdef DEBUG_TIMER
  202. printf("tmu012_read 0x%lx\n", (unsigned long) offset);
  203. #endif
  204. if (offset >= 0x20) {
  205. if (!(s->feat & TMU012_FEAT_3CHAN))
  206. cpu_abort (cpu_single_env, "tmu012_write: Bad channel offset %x\n",
  207. (int)offset);
  208. return sh_timer_read(s->timer[2], offset - 0x20);
  209. }
  210. if (offset >= 0x14)
  211. return sh_timer_read(s->timer[1], offset - 0x14);
  212. if (offset >= 0x08)
  213. return sh_timer_read(s->timer[0], offset - 0x08);
  214. if (offset == 4)
  215. return s->tstr;
  216. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0)
  217. return s->tocr;
  218. cpu_abort (cpu_single_env, "tmu012_write: Bad offset %x\n",
  219. (int)offset);
  220. return 0;
  221. }
  222. static void tmu012_write(void *opaque, target_phys_addr_t offset,
  223. uint32_t value)
  224. {
  225. tmu012_state *s = (tmu012_state *)opaque;
  226. #ifdef DEBUG_TIMER
  227. printf("tmu012_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  228. #endif
  229. if (offset >= 0x20) {
  230. if (!(s->feat & TMU012_FEAT_3CHAN))
  231. cpu_abort (cpu_single_env, "tmu012_write: Bad channel offset %x\n",
  232. (int)offset);
  233. sh_timer_write(s->timer[2], offset - 0x20, value);
  234. return;
  235. }
  236. if (offset >= 0x14) {
  237. sh_timer_write(s->timer[1], offset - 0x14, value);
  238. return;
  239. }
  240. if (offset >= 0x08) {
  241. sh_timer_write(s->timer[0], offset - 0x08, value);
  242. return;
  243. }
  244. if (offset == 4) {
  245. sh_timer_start_stop(s->timer[0], value & (1 << 0));
  246. sh_timer_start_stop(s->timer[1], value & (1 << 1));
  247. if (s->feat & TMU012_FEAT_3CHAN)
  248. sh_timer_start_stop(s->timer[2], value & (1 << 2));
  249. else
  250. if (value & (1 << 2))
  251. cpu_abort (cpu_single_env, "tmu012_write: Bad channel\n");
  252. s->tstr = value;
  253. return;
  254. }
  255. if ((s->feat & TMU012_FEAT_TOCR) && offset == 0) {
  256. s->tocr = value & (1 << 0);
  257. }
  258. }
  259. static CPUReadMemoryFunc *tmu012_readfn[] = {
  260. tmu012_read,
  261. tmu012_read,
  262. tmu012_read
  263. };
  264. static CPUWriteMemoryFunc *tmu012_writefn[] = {
  265. tmu012_write,
  266. tmu012_write,
  267. tmu012_write
  268. };
  269. void tmu012_init(target_phys_addr_t base, int feat, uint32_t freq,
  270. qemu_irq ch0_irq, qemu_irq ch1_irq,
  271. qemu_irq ch2_irq0, qemu_irq ch2_irq1)
  272. {
  273. int iomemtype;
  274. tmu012_state *s;
  275. int timer_feat = (feat & TMU012_FEAT_EXTCLK) ? TIMER_FEAT_EXTCLK : 0;
  276. s = (tmu012_state *)qemu_mallocz(sizeof(tmu012_state));
  277. s->feat = feat;
  278. s->timer[0] = sh_timer_init(freq, timer_feat, ch0_irq);
  279. s->timer[1] = sh_timer_init(freq, timer_feat, ch1_irq);
  280. if (feat & TMU012_FEAT_3CHAN)
  281. s->timer[2] = sh_timer_init(freq, timer_feat | TIMER_FEAT_CAPT,
  282. ch2_irq0); /* ch2_irq1 not supported */
  283. iomemtype = cpu_register_io_memory(0, tmu012_readfn,
  284. tmu012_writefn, s);
  285. cpu_register_physical_memory(P4ADDR(base), 0x00001000, iomemtype);
  286. cpu_register_physical_memory(A7ADDR(base), 0x00001000, iomemtype);
  287. /* ??? Save/restore. */
  288. }