sh_intc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * SuperH interrupt controller module
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Based on sh_timer.c and arm_timer.c by Paul Brook
  6. * Copyright (c) 2005-2006 CodeSourcery.
  7. *
  8. * This code is licenced under the GPL.
  9. */
  10. #include <assert.h>
  11. #include "sh_intc.h"
  12. #include "hw.h"
  13. #include "sh.h"
  14. //#define DEBUG_INTC
  15. //#define DEBUG_INTC_SOURCES
  16. #define INTC_A7(x) ((x) & 0x1fffffff)
  17. void sh_intc_toggle_source(struct intc_source *source,
  18. int enable_adj, int assert_adj)
  19. {
  20. int enable_changed = 0;
  21. int pending_changed = 0;
  22. int old_pending;
  23. if ((source->enable_count == source->enable_max) && (enable_adj == -1))
  24. enable_changed = -1;
  25. source->enable_count += enable_adj;
  26. if (source->enable_count == source->enable_max)
  27. enable_changed = 1;
  28. source->asserted += assert_adj;
  29. old_pending = source->pending;
  30. source->pending = source->asserted &&
  31. (source->enable_count == source->enable_max);
  32. if (old_pending != source->pending)
  33. pending_changed = 1;
  34. if (pending_changed) {
  35. if (source->pending) {
  36. source->parent->pending++;
  37. if (source->parent->pending == 1)
  38. cpu_interrupt(first_cpu, CPU_INTERRUPT_HARD);
  39. }
  40. else {
  41. source->parent->pending--;
  42. if (source->parent->pending == 0)
  43. cpu_reset_interrupt(first_cpu, CPU_INTERRUPT_HARD);
  44. }
  45. }
  46. if (enable_changed || assert_adj || pending_changed) {
  47. #ifdef DEBUG_INTC_SOURCES
  48. printf("sh_intc: (%d/%d/%d/%d) interrupt source 0x%x %s%s%s\n",
  49. source->parent->pending,
  50. source->asserted,
  51. source->enable_count,
  52. source->enable_max,
  53. source->vect,
  54. source->asserted ? "asserted " :
  55. assert_adj ? "deasserted" : "",
  56. enable_changed == 1 ? "enabled " :
  57. enable_changed == -1 ? "disabled " : "",
  58. source->pending ? "pending" : "");
  59. #endif
  60. }
  61. }
  62. static void sh_intc_set_irq (void *opaque, int n, int level)
  63. {
  64. struct intc_desc *desc = opaque;
  65. struct intc_source *source = &(desc->sources[n]);
  66. if (level && !source->asserted)
  67. sh_intc_toggle_source(source, 0, 1);
  68. else if (!level && source->asserted)
  69. sh_intc_toggle_source(source, 0, -1);
  70. }
  71. int sh_intc_get_pending_vector(struct intc_desc *desc, int imask)
  72. {
  73. unsigned int i;
  74. /* slow: use a linked lists of pending sources instead */
  75. /* wrong: take interrupt priority into account (one list per priority) */
  76. if (imask == 0x0f) {
  77. return -1; /* FIXME, update code to include priority per source */
  78. }
  79. for (i = 0; i < desc->nr_sources; i++) {
  80. struct intc_source *source = desc->sources + i;
  81. if (source->pending) {
  82. #ifdef DEBUG_INTC_SOURCES
  83. printf("sh_intc: (%d) returning interrupt source 0x%x\n",
  84. desc->pending, source->vect);
  85. #endif
  86. return source->vect;
  87. }
  88. }
  89. assert(0);
  90. }
  91. #define INTC_MODE_NONE 0
  92. #define INTC_MODE_DUAL_SET 1
  93. #define INTC_MODE_DUAL_CLR 2
  94. #define INTC_MODE_ENABLE_REG 3
  95. #define INTC_MODE_MASK_REG 4
  96. #define INTC_MODE_IS_PRIO 8
  97. static unsigned int sh_intc_mode(unsigned long address,
  98. unsigned long set_reg, unsigned long clr_reg)
  99. {
  100. if ((address != INTC_A7(set_reg)) &&
  101. (address != INTC_A7(clr_reg)))
  102. return INTC_MODE_NONE;
  103. if (set_reg && clr_reg) {
  104. if (address == INTC_A7(set_reg))
  105. return INTC_MODE_DUAL_SET;
  106. else
  107. return INTC_MODE_DUAL_CLR;
  108. }
  109. if (set_reg)
  110. return INTC_MODE_ENABLE_REG;
  111. else
  112. return INTC_MODE_MASK_REG;
  113. }
  114. static void sh_intc_locate(struct intc_desc *desc,
  115. unsigned long address,
  116. unsigned long **datap,
  117. intc_enum **enums,
  118. unsigned int *first,
  119. unsigned int *width,
  120. unsigned int *modep)
  121. {
  122. unsigned int i, mode;
  123. /* this is slow but works for now */
  124. if (desc->mask_regs) {
  125. for (i = 0; i < desc->nr_mask_regs; i++) {
  126. struct intc_mask_reg *mr = desc->mask_regs + i;
  127. mode = sh_intc_mode(address, mr->set_reg, mr->clr_reg);
  128. if (mode == INTC_MODE_NONE)
  129. continue;
  130. *modep = mode;
  131. *datap = &mr->value;
  132. *enums = mr->enum_ids;
  133. *first = mr->reg_width - 1;
  134. *width = 1;
  135. return;
  136. }
  137. }
  138. if (desc->prio_regs) {
  139. for (i = 0; i < desc->nr_prio_regs; i++) {
  140. struct intc_prio_reg *pr = desc->prio_regs + i;
  141. mode = sh_intc_mode(address, pr->set_reg, pr->clr_reg);
  142. if (mode == INTC_MODE_NONE)
  143. continue;
  144. *modep = mode | INTC_MODE_IS_PRIO;
  145. *datap = &pr->value;
  146. *enums = pr->enum_ids;
  147. *first = (pr->reg_width / pr->field_width) - 1;
  148. *width = pr->field_width;
  149. return;
  150. }
  151. }
  152. assert(0);
  153. }
  154. static void sh_intc_toggle_mask(struct intc_desc *desc, intc_enum id,
  155. int enable, int is_group)
  156. {
  157. struct intc_source *source = desc->sources + id;
  158. if (!id)
  159. return;
  160. if (!source->next_enum_id && (!source->enable_max || !source->vect)) {
  161. #ifdef DEBUG_INTC_SOURCES
  162. printf("sh_intc: reserved interrupt source %d modified\n", id);
  163. #endif
  164. return;
  165. }
  166. if (source->vect)
  167. sh_intc_toggle_source(source, enable ? 1 : -1, 0);
  168. #ifdef DEBUG_INTC
  169. else {
  170. printf("setting interrupt group %d to %d\n", id, !!enable);
  171. }
  172. #endif
  173. if ((is_group || !source->vect) && source->next_enum_id) {
  174. sh_intc_toggle_mask(desc, source->next_enum_id, enable, 1);
  175. }
  176. #ifdef DEBUG_INTC
  177. if (!source->vect) {
  178. printf("setting interrupt group %d to %d - done\n", id, !!enable);
  179. }
  180. #endif
  181. }
  182. static uint32_t sh_intc_read(void *opaque, target_phys_addr_t offset)
  183. {
  184. struct intc_desc *desc = opaque;
  185. intc_enum *enum_ids = NULL;
  186. unsigned int first = 0;
  187. unsigned int width = 0;
  188. unsigned int mode = 0;
  189. unsigned long *valuep;
  190. #ifdef DEBUG_INTC
  191. printf("sh_intc_read 0x%lx\n", (unsigned long) offset);
  192. #endif
  193. sh_intc_locate(desc, (unsigned long)offset, &valuep,
  194. &enum_ids, &first, &width, &mode);
  195. return *valuep;
  196. }
  197. static void sh_intc_write(void *opaque, target_phys_addr_t offset,
  198. uint32_t value)
  199. {
  200. struct intc_desc *desc = opaque;
  201. intc_enum *enum_ids = NULL;
  202. unsigned int first = 0;
  203. unsigned int width = 0;
  204. unsigned int mode = 0;
  205. unsigned int k;
  206. unsigned long *valuep;
  207. unsigned long mask;
  208. #ifdef DEBUG_INTC
  209. printf("sh_intc_write 0x%lx 0x%08x\n", (unsigned long) offset, value);
  210. #endif
  211. sh_intc_locate(desc, (unsigned long)offset, &valuep,
  212. &enum_ids, &first, &width, &mode);
  213. switch (mode) {
  214. case INTC_MODE_ENABLE_REG | INTC_MODE_IS_PRIO: break;
  215. case INTC_MODE_DUAL_SET: value |= *valuep; break;
  216. case INTC_MODE_DUAL_CLR: value = *valuep & ~value; break;
  217. default: assert(0);
  218. }
  219. for (k = 0; k <= first; k++) {
  220. mask = ((1 << width) - 1) << ((first - k) * width);
  221. if ((*valuep & mask) == (value & mask))
  222. continue;
  223. #if 0
  224. printf("k = %d, first = %d, enum = %d, mask = 0x%08x\n",
  225. k, first, enum_ids[k], (unsigned int)mask);
  226. #endif
  227. sh_intc_toggle_mask(desc, enum_ids[k], value & mask, 0);
  228. }
  229. *valuep = value;
  230. #ifdef DEBUG_INTC
  231. printf("sh_intc_write 0x%lx -> 0x%08x\n", (unsigned long) offset, value);
  232. #endif
  233. }
  234. static CPUReadMemoryFunc *sh_intc_readfn[] = {
  235. sh_intc_read,
  236. sh_intc_read,
  237. sh_intc_read
  238. };
  239. static CPUWriteMemoryFunc *sh_intc_writefn[] = {
  240. sh_intc_write,
  241. sh_intc_write,
  242. sh_intc_write
  243. };
  244. struct intc_source *sh_intc_source(struct intc_desc *desc, intc_enum id)
  245. {
  246. if (id)
  247. return desc->sources + id;
  248. return NULL;
  249. }
  250. static void sh_intc_register(struct intc_desc *desc,
  251. unsigned long address)
  252. {
  253. if (address) {
  254. cpu_register_physical_memory_offset(P4ADDR(address), 4,
  255. desc->iomemtype, INTC_A7(address));
  256. cpu_register_physical_memory_offset(A7ADDR(address), 4,
  257. desc->iomemtype, INTC_A7(address));
  258. }
  259. }
  260. static void sh_intc_register_source(struct intc_desc *desc,
  261. intc_enum source,
  262. struct intc_group *groups,
  263. int nr_groups)
  264. {
  265. unsigned int i, k;
  266. struct intc_source *s;
  267. if (desc->mask_regs) {
  268. for (i = 0; i < desc->nr_mask_regs; i++) {
  269. struct intc_mask_reg *mr = desc->mask_regs + i;
  270. for (k = 0; k < ARRAY_SIZE(mr->enum_ids); k++) {
  271. if (mr->enum_ids[k] != source)
  272. continue;
  273. s = sh_intc_source(desc, mr->enum_ids[k]);
  274. if (s)
  275. s->enable_max++;
  276. }
  277. }
  278. }
  279. if (desc->prio_regs) {
  280. for (i = 0; i < desc->nr_prio_regs; i++) {
  281. struct intc_prio_reg *pr = desc->prio_regs + i;
  282. for (k = 0; k < ARRAY_SIZE(pr->enum_ids); k++) {
  283. if (pr->enum_ids[k] != source)
  284. continue;
  285. s = sh_intc_source(desc, pr->enum_ids[k]);
  286. if (s)
  287. s->enable_max++;
  288. }
  289. }
  290. }
  291. if (groups) {
  292. for (i = 0; i < nr_groups; i++) {
  293. struct intc_group *gr = groups + i;
  294. for (k = 0; k < ARRAY_SIZE(gr->enum_ids); k++) {
  295. if (gr->enum_ids[k] != source)
  296. continue;
  297. s = sh_intc_source(desc, gr->enum_ids[k]);
  298. if (s)
  299. s->enable_max++;
  300. }
  301. }
  302. }
  303. }
  304. void sh_intc_register_sources(struct intc_desc *desc,
  305. struct intc_vect *vectors,
  306. int nr_vectors,
  307. struct intc_group *groups,
  308. int nr_groups)
  309. {
  310. unsigned int i, k;
  311. struct intc_source *s;
  312. for (i = 0; i < nr_vectors; i++) {
  313. struct intc_vect *vect = vectors + i;
  314. sh_intc_register_source(desc, vect->enum_id, groups, nr_groups);
  315. s = sh_intc_source(desc, vect->enum_id);
  316. if (s)
  317. s->vect = vect->vect;
  318. #ifdef DEBUG_INTC_SOURCES
  319. printf("sh_intc: registered source %d -> 0x%04x (%d/%d)\n",
  320. vect->enum_id, s->vect, s->enable_count, s->enable_max);
  321. #endif
  322. }
  323. if (groups) {
  324. for (i = 0; i < nr_groups; i++) {
  325. struct intc_group *gr = groups + i;
  326. s = sh_intc_source(desc, gr->enum_id);
  327. s->next_enum_id = gr->enum_ids[0];
  328. for (k = 1; k < ARRAY_SIZE(gr->enum_ids); k++) {
  329. if (!gr->enum_ids[k])
  330. continue;
  331. s = sh_intc_source(desc, gr->enum_ids[k - 1]);
  332. s->next_enum_id = gr->enum_ids[k];
  333. }
  334. #ifdef DEBUG_INTC_SOURCES
  335. printf("sh_intc: registered group %d (%d/%d)\n",
  336. gr->enum_id, s->enable_count, s->enable_max);
  337. #endif
  338. }
  339. }
  340. }
  341. int sh_intc_init(struct intc_desc *desc,
  342. int nr_sources,
  343. struct intc_mask_reg *mask_regs,
  344. int nr_mask_regs,
  345. struct intc_prio_reg *prio_regs,
  346. int nr_prio_regs)
  347. {
  348. unsigned int i;
  349. desc->pending = 0;
  350. desc->nr_sources = nr_sources;
  351. desc->mask_regs = mask_regs;
  352. desc->nr_mask_regs = nr_mask_regs;
  353. desc->prio_regs = prio_regs;
  354. desc->nr_prio_regs = nr_prio_regs;
  355. i = sizeof(struct intc_source) * nr_sources;
  356. desc->sources = qemu_malloc(i);
  357. memset(desc->sources, 0, i);
  358. for (i = 0; i < desc->nr_sources; i++) {
  359. struct intc_source *source = desc->sources + i;
  360. source->parent = desc;
  361. }
  362. desc->irqs = qemu_allocate_irqs(sh_intc_set_irq, desc, nr_sources);
  363. desc->iomemtype = cpu_register_io_memory(0, sh_intc_readfn,
  364. sh_intc_writefn, desc);
  365. if (desc->mask_regs) {
  366. for (i = 0; i < desc->nr_mask_regs; i++) {
  367. struct intc_mask_reg *mr = desc->mask_regs + i;
  368. sh_intc_register(desc, mr->set_reg);
  369. sh_intc_register(desc, mr->clr_reg);
  370. }
  371. }
  372. if (desc->prio_regs) {
  373. for (i = 0; i < desc->nr_prio_regs; i++) {
  374. struct intc_prio_reg *pr = desc->prio_regs + i;
  375. sh_intc_register(desc, pr->set_reg);
  376. sh_intc_register(desc, pr->clr_reg);
  377. }
  378. }
  379. return 0;
  380. }
  381. /* Assert level <n> IRL interrupt.
  382. 0:deassert. 1:lowest priority,... 15:highest priority. */
  383. void sh_intc_set_irl(void *opaque, int n, int level)
  384. {
  385. struct intc_source *s = opaque;
  386. int i, irl = level ^ 15;
  387. for (i = 0; (s = sh_intc_source(s->parent, s->next_enum_id)); i++) {
  388. if (i == irl)
  389. sh_intc_toggle_source(s, s->enable_count?0:1, s->asserted?0:1);
  390. else
  391. if (s->asserted)
  392. sh_intc_toggle_source(s, 0, -1);
  393. }
  394. }