sh7750.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /*
  2. * SH7750 device
  3. *
  4. * Copyright (c) 2007 Magnus Damm
  5. * Copyright (c) 2005 Samuel Tardieu
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include <stdio.h>
  26. #include <assert.h>
  27. #include "hw.h"
  28. #include "sh.h"
  29. #include "sysemu.h"
  30. #include "sh7750_regs.h"
  31. #include "sh7750_regnames.h"
  32. #include "sh_intc.h"
  33. #include "exec-all.h"
  34. #include "cpu.h"
  35. #define NB_DEVICES 4
  36. typedef struct SH7750State {
  37. /* CPU */
  38. CPUSH4State *cpu;
  39. /* Peripheral frequency in Hz */
  40. uint32_t periph_freq;
  41. /* SDRAM controller */
  42. uint32_t bcr1;
  43. uint16_t bcr2;
  44. uint16_t bcr3;
  45. uint32_t bcr4;
  46. uint16_t rfcr;
  47. /* PCMCIA controller */
  48. uint16_t pcr;
  49. /* IO ports */
  50. uint16_t gpioic;
  51. uint32_t pctra;
  52. uint32_t pctrb;
  53. uint16_t portdira; /* Cached */
  54. uint16_t portpullupa; /* Cached */
  55. uint16_t portdirb; /* Cached */
  56. uint16_t portpullupb; /* Cached */
  57. uint16_t pdtra;
  58. uint16_t pdtrb;
  59. uint16_t periph_pdtra; /* Imposed by the peripherals */
  60. uint16_t periph_portdira; /* Direction seen from the peripherals */
  61. uint16_t periph_pdtrb; /* Imposed by the peripherals */
  62. uint16_t periph_portdirb; /* Direction seen from the peripherals */
  63. sh7750_io_device *devices[NB_DEVICES]; /* External peripherals */
  64. /* Cache */
  65. uint32_t ccr;
  66. struct intc_desc intc;
  67. } SH7750State;
  68. static int inline has_bcr3_and_bcr4(SH7750State * s)
  69. {
  70. return (s->cpu->features & SH_FEATURE_BCR3_AND_BCR4);
  71. }
  72. /**********************************************************************
  73. I/O ports
  74. **********************************************************************/
  75. int sh7750_register_io_device(SH7750State * s, sh7750_io_device * device)
  76. {
  77. int i;
  78. for (i = 0; i < NB_DEVICES; i++) {
  79. if (s->devices[i] == NULL) {
  80. s->devices[i] = device;
  81. return 0;
  82. }
  83. }
  84. return -1;
  85. }
  86. static uint16_t portdir(uint32_t v)
  87. {
  88. #define EVENPORTMASK(n) ((v & (1<<((n)<<1))) >> (n))
  89. return
  90. EVENPORTMASK(15) | EVENPORTMASK(14) | EVENPORTMASK(13) |
  91. EVENPORTMASK(12) | EVENPORTMASK(11) | EVENPORTMASK(10) |
  92. EVENPORTMASK(9) | EVENPORTMASK(8) | EVENPORTMASK(7) |
  93. EVENPORTMASK(6) | EVENPORTMASK(5) | EVENPORTMASK(4) |
  94. EVENPORTMASK(3) | EVENPORTMASK(2) | EVENPORTMASK(1) |
  95. EVENPORTMASK(0);
  96. }
  97. static uint16_t portpullup(uint32_t v)
  98. {
  99. #define ODDPORTMASK(n) ((v & (1<<(((n)<<1)+1))) >> (n))
  100. return
  101. ODDPORTMASK(15) | ODDPORTMASK(14) | ODDPORTMASK(13) |
  102. ODDPORTMASK(12) | ODDPORTMASK(11) | ODDPORTMASK(10) |
  103. ODDPORTMASK(9) | ODDPORTMASK(8) | ODDPORTMASK(7) | ODDPORTMASK(6) |
  104. ODDPORTMASK(5) | ODDPORTMASK(4) | ODDPORTMASK(3) | ODDPORTMASK(2) |
  105. ODDPORTMASK(1) | ODDPORTMASK(0);
  106. }
  107. static uint16_t porta_lines(SH7750State * s)
  108. {
  109. return (s->portdira & s->pdtra) | /* CPU */
  110. (s->periph_portdira & s->periph_pdtra) | /* Peripherals */
  111. (~(s->portdira | s->periph_portdira) & s->portpullupa); /* Pullups */
  112. }
  113. static uint16_t portb_lines(SH7750State * s)
  114. {
  115. return (s->portdirb & s->pdtrb) | /* CPU */
  116. (s->periph_portdirb & s->periph_pdtrb) | /* Peripherals */
  117. (~(s->portdirb | s->periph_portdirb) & s->portpullupb); /* Pullups */
  118. }
  119. static void gen_port_interrupts(SH7750State * s)
  120. {
  121. /* XXXXX interrupts not generated */
  122. }
  123. static void porta_changed(SH7750State * s, uint16_t prev)
  124. {
  125. uint16_t currenta, changes;
  126. int i, r = 0;
  127. #if 0
  128. fprintf(stderr, "porta changed from 0x%04x to 0x%04x\n",
  129. prev, porta_lines(s));
  130. fprintf(stderr, "pdtra=0x%04x, pctra=0x%08x\n", s->pdtra, s->pctra);
  131. #endif
  132. currenta = porta_lines(s);
  133. if (currenta == prev)
  134. return;
  135. changes = currenta ^ prev;
  136. for (i = 0; i < NB_DEVICES; i++) {
  137. if (s->devices[i] && (s->devices[i]->portamask_trigger & changes)) {
  138. r |= s->devices[i]->port_change_cb(currenta, portb_lines(s),
  139. &s->periph_pdtra,
  140. &s->periph_portdira,
  141. &s->periph_pdtrb,
  142. &s->periph_portdirb);
  143. }
  144. }
  145. if (r)
  146. gen_port_interrupts(s);
  147. }
  148. static void portb_changed(SH7750State * s, uint16_t prev)
  149. {
  150. uint16_t currentb, changes;
  151. int i, r = 0;
  152. currentb = portb_lines(s);
  153. if (currentb == prev)
  154. return;
  155. changes = currentb ^ prev;
  156. for (i = 0; i < NB_DEVICES; i++) {
  157. if (s->devices[i] && (s->devices[i]->portbmask_trigger & changes)) {
  158. r |= s->devices[i]->port_change_cb(portb_lines(s), currentb,
  159. &s->periph_pdtra,
  160. &s->periph_portdira,
  161. &s->periph_pdtrb,
  162. &s->periph_portdirb);
  163. }
  164. }
  165. if (r)
  166. gen_port_interrupts(s);
  167. }
  168. /**********************************************************************
  169. Memory
  170. **********************************************************************/
  171. static void error_access(const char *kind, target_phys_addr_t addr)
  172. {
  173. fprintf(stderr, "%s to %s (0x" TARGET_FMT_plx ") not supported\n",
  174. kind, regname(addr), addr);
  175. }
  176. static void ignore_access(const char *kind, target_phys_addr_t addr)
  177. {
  178. fprintf(stderr, "%s to %s (0x" TARGET_FMT_plx ") ignored\n",
  179. kind, regname(addr), addr);
  180. }
  181. static uint32_t sh7750_mem_readb(void *opaque, target_phys_addr_t addr)
  182. {
  183. switch (addr) {
  184. default:
  185. error_access("byte read", addr);
  186. assert(0);
  187. }
  188. }
  189. static uint32_t sh7750_mem_readw(void *opaque, target_phys_addr_t addr)
  190. {
  191. SH7750State *s = opaque;
  192. switch (addr) {
  193. case SH7750_BCR2_A7:
  194. return s->bcr2;
  195. case SH7750_BCR3_A7:
  196. if(!has_bcr3_and_bcr4(s))
  197. error_access("word read", addr);
  198. return s->bcr3;
  199. case SH7750_FRQCR_A7:
  200. return 0;
  201. case SH7750_PCR_A7:
  202. return s->pcr;
  203. case SH7750_RFCR_A7:
  204. fprintf(stderr,
  205. "Read access to refresh count register, incrementing\n");
  206. return s->rfcr++;
  207. case SH7750_PDTRA_A7:
  208. return porta_lines(s);
  209. case SH7750_PDTRB_A7:
  210. return portb_lines(s);
  211. case SH7750_RTCOR_A7:
  212. case SH7750_RTCNT_A7:
  213. case SH7750_RTCSR_A7:
  214. ignore_access("word read", addr);
  215. return 0;
  216. default:
  217. error_access("word read", addr);
  218. assert(0);
  219. }
  220. }
  221. static uint32_t sh7750_mem_readl(void *opaque, target_phys_addr_t addr)
  222. {
  223. SH7750State *s = opaque;
  224. switch (addr) {
  225. case SH7750_BCR1_A7:
  226. return s->bcr1;
  227. case SH7750_BCR4_A7:
  228. if(!has_bcr3_and_bcr4(s))
  229. error_access("long read", addr);
  230. return s->bcr4;
  231. case SH7750_WCR1_A7:
  232. case SH7750_WCR2_A7:
  233. case SH7750_WCR3_A7:
  234. case SH7750_MCR_A7:
  235. ignore_access("long read", addr);
  236. return 0;
  237. case SH7750_MMUCR_A7:
  238. return s->cpu->mmucr;
  239. case SH7750_PTEH_A7:
  240. return s->cpu->pteh;
  241. case SH7750_PTEL_A7:
  242. return s->cpu->ptel;
  243. case SH7750_TTB_A7:
  244. return s->cpu->ttb;
  245. case SH7750_TEA_A7:
  246. return s->cpu->tea;
  247. case SH7750_TRA_A7:
  248. return s->cpu->tra;
  249. case SH7750_EXPEVT_A7:
  250. return s->cpu->expevt;
  251. case SH7750_INTEVT_A7:
  252. return s->cpu->intevt;
  253. case SH7750_CCR_A7:
  254. return s->ccr;
  255. case 0x1f000030: /* Processor version */
  256. return s->cpu->pvr;
  257. case 0x1f000040: /* Cache version */
  258. return s->cpu->cvr;
  259. case 0x1f000044: /* Processor revision */
  260. return s->cpu->prr;
  261. default:
  262. error_access("long read", addr);
  263. assert(0);
  264. }
  265. }
  266. #define is_in_sdrmx(a, x) (a >= SH7750_SDMR ## x ## _A7 \
  267. && a <= (SH7750_SDMR ## x ## _A7 + SH7750_SDMR ## x ## _REGNB))
  268. static void sh7750_mem_writeb(void *opaque, target_phys_addr_t addr,
  269. uint32_t mem_value)
  270. {
  271. if (is_in_sdrmx(addr, 2) || is_in_sdrmx(addr, 3)) {
  272. ignore_access("byte write", addr);
  273. return;
  274. }
  275. error_access("byte write", addr);
  276. assert(0);
  277. }
  278. static void sh7750_mem_writew(void *opaque, target_phys_addr_t addr,
  279. uint32_t mem_value)
  280. {
  281. SH7750State *s = opaque;
  282. uint16_t temp;
  283. switch (addr) {
  284. /* SDRAM controller */
  285. case SH7750_BCR2_A7:
  286. s->bcr2 = mem_value;
  287. return;
  288. case SH7750_BCR3_A7:
  289. if(!has_bcr3_and_bcr4(s))
  290. error_access("word write", addr);
  291. s->bcr3 = mem_value;
  292. return;
  293. case SH7750_PCR_A7:
  294. s->pcr = mem_value;
  295. return;
  296. case SH7750_RTCNT_A7:
  297. case SH7750_RTCOR_A7:
  298. case SH7750_RTCSR_A7:
  299. ignore_access("word write", addr);
  300. return;
  301. /* IO ports */
  302. case SH7750_PDTRA_A7:
  303. temp = porta_lines(s);
  304. s->pdtra = mem_value;
  305. porta_changed(s, temp);
  306. return;
  307. case SH7750_PDTRB_A7:
  308. temp = portb_lines(s);
  309. s->pdtrb = mem_value;
  310. portb_changed(s, temp);
  311. return;
  312. case SH7750_RFCR_A7:
  313. fprintf(stderr, "Write access to refresh count register\n");
  314. s->rfcr = mem_value;
  315. return;
  316. case SH7750_GPIOIC_A7:
  317. s->gpioic = mem_value;
  318. if (mem_value != 0) {
  319. fprintf(stderr, "I/O interrupts not implemented\n");
  320. assert(0);
  321. }
  322. return;
  323. default:
  324. error_access("word write", addr);
  325. assert(0);
  326. }
  327. }
  328. static void sh7750_mem_writel(void *opaque, target_phys_addr_t addr,
  329. uint32_t mem_value)
  330. {
  331. SH7750State *s = opaque;
  332. uint16_t temp;
  333. switch (addr) {
  334. /* SDRAM controller */
  335. case SH7750_BCR1_A7:
  336. s->bcr1 = mem_value;
  337. return;
  338. case SH7750_BCR4_A7:
  339. if(!has_bcr3_and_bcr4(s))
  340. error_access("long write", addr);
  341. s->bcr4 = mem_value;
  342. return;
  343. case SH7750_WCR1_A7:
  344. case SH7750_WCR2_A7:
  345. case SH7750_WCR3_A7:
  346. case SH7750_MCR_A7:
  347. ignore_access("long write", addr);
  348. return;
  349. /* IO ports */
  350. case SH7750_PCTRA_A7:
  351. temp = porta_lines(s);
  352. s->pctra = mem_value;
  353. s->portdira = portdir(mem_value);
  354. s->portpullupa = portpullup(mem_value);
  355. porta_changed(s, temp);
  356. return;
  357. case SH7750_PCTRB_A7:
  358. temp = portb_lines(s);
  359. s->pctrb = mem_value;
  360. s->portdirb = portdir(mem_value);
  361. s->portpullupb = portpullup(mem_value);
  362. portb_changed(s, temp);
  363. return;
  364. case SH7750_MMUCR_A7:
  365. s->cpu->mmucr = mem_value;
  366. return;
  367. case SH7750_PTEH_A7:
  368. /* If asid changes, clear all registered tlb entries. */
  369. if ((s->cpu->pteh & 0xff) != (mem_value & 0xff))
  370. tlb_flush(s->cpu, 1);
  371. s->cpu->pteh = mem_value;
  372. return;
  373. case SH7750_PTEL_A7:
  374. s->cpu->ptel = mem_value;
  375. return;
  376. case SH7750_PTEA_A7:
  377. s->cpu->ptea = mem_value & 0x0000000f;
  378. return;
  379. case SH7750_TTB_A7:
  380. s->cpu->ttb = mem_value;
  381. return;
  382. case SH7750_TEA_A7:
  383. s->cpu->tea = mem_value;
  384. return;
  385. case SH7750_TRA_A7:
  386. s->cpu->tra = mem_value & 0x000007ff;
  387. return;
  388. case SH7750_EXPEVT_A7:
  389. s->cpu->expevt = mem_value & 0x000007ff;
  390. return;
  391. case SH7750_INTEVT_A7:
  392. s->cpu->intevt = mem_value & 0x000007ff;
  393. return;
  394. case SH7750_CCR_A7:
  395. s->ccr = mem_value;
  396. return;
  397. default:
  398. error_access("long write", addr);
  399. assert(0);
  400. }
  401. }
  402. static CPUReadMemoryFunc *sh7750_mem_read[] = {
  403. sh7750_mem_readb,
  404. sh7750_mem_readw,
  405. sh7750_mem_readl
  406. };
  407. static CPUWriteMemoryFunc *sh7750_mem_write[] = {
  408. sh7750_mem_writeb,
  409. sh7750_mem_writew,
  410. sh7750_mem_writel
  411. };
  412. /* sh775x interrupt controller tables for sh_intc.c
  413. * stolen from linux/arch/sh/kernel/cpu/sh4/setup-sh7750.c
  414. */
  415. enum {
  416. UNUSED = 0,
  417. /* interrupt sources */
  418. IRL_0, IRL_1, IRL_2, IRL_3, IRL_4, IRL_5, IRL_6, IRL_7,
  419. IRL_8, IRL_9, IRL_A, IRL_B, IRL_C, IRL_D, IRL_E,
  420. IRL0, IRL1, IRL2, IRL3,
  421. HUDI, GPIOI,
  422. DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2, DMAC_DMTE3,
  423. DMAC_DMTE4, DMAC_DMTE5, DMAC_DMTE6, DMAC_DMTE7,
  424. DMAC_DMAE,
  425. PCIC0_PCISERR, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
  426. PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3,
  427. TMU3, TMU4, TMU0, TMU1, TMU2_TUNI, TMU2_TICPI,
  428. RTC_ATI, RTC_PRI, RTC_CUI,
  429. SCI1_ERI, SCI1_RXI, SCI1_TXI, SCI1_TEI,
  430. SCIF_ERI, SCIF_RXI, SCIF_BRI, SCIF_TXI,
  431. WDT,
  432. REF_RCMI, REF_ROVI,
  433. /* interrupt groups */
  434. DMAC, PCIC1, TMU2, RTC, SCI1, SCIF, REF,
  435. /* irl bundle */
  436. IRL,
  437. NR_SOURCES,
  438. };
  439. static struct intc_vect vectors[] = {
  440. INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
  441. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  442. INTC_VECT(TMU2_TUNI, 0x440), INTC_VECT(TMU2_TICPI, 0x460),
  443. INTC_VECT(RTC_ATI, 0x480), INTC_VECT(RTC_PRI, 0x4a0),
  444. INTC_VECT(RTC_CUI, 0x4c0),
  445. INTC_VECT(SCI1_ERI, 0x4e0), INTC_VECT(SCI1_RXI, 0x500),
  446. INTC_VECT(SCI1_TXI, 0x520), INTC_VECT(SCI1_TEI, 0x540),
  447. INTC_VECT(SCIF_ERI, 0x700), INTC_VECT(SCIF_RXI, 0x720),
  448. INTC_VECT(SCIF_BRI, 0x740), INTC_VECT(SCIF_TXI, 0x760),
  449. INTC_VECT(WDT, 0x560),
  450. INTC_VECT(REF_RCMI, 0x580), INTC_VECT(REF_ROVI, 0x5a0),
  451. };
  452. static struct intc_group groups[] = {
  453. INTC_GROUP(TMU2, TMU2_TUNI, TMU2_TICPI),
  454. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  455. INTC_GROUP(SCI1, SCI1_ERI, SCI1_RXI, SCI1_TXI, SCI1_TEI),
  456. INTC_GROUP(SCIF, SCIF_ERI, SCIF_RXI, SCIF_BRI, SCIF_TXI),
  457. INTC_GROUP(REF, REF_RCMI, REF_ROVI),
  458. };
  459. static struct intc_prio_reg prio_registers[] = {
  460. { 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
  461. { 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, SCI1, 0 } },
  462. { 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, SCIF, HUDI } },
  463. { 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
  464. { 0xfe080000, 0, 32, 4, /* INTPRI00 */ { 0, 0, 0, 0,
  465. TMU4, TMU3,
  466. PCIC1, PCIC0_PCISERR } },
  467. };
  468. /* SH7750, SH7750S, SH7751 and SH7091 all have 4-channel DMA controllers */
  469. static struct intc_vect vectors_dma4[] = {
  470. INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660),
  471. INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0),
  472. INTC_VECT(DMAC_DMAE, 0x6c0),
  473. };
  474. static struct intc_group groups_dma4[] = {
  475. INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2,
  476. DMAC_DMTE3, DMAC_DMAE),
  477. };
  478. /* SH7750R and SH7751R both have 8-channel DMA controllers */
  479. static struct intc_vect vectors_dma8[] = {
  480. INTC_VECT(DMAC_DMTE0, 0x640), INTC_VECT(DMAC_DMTE1, 0x660),
  481. INTC_VECT(DMAC_DMTE2, 0x680), INTC_VECT(DMAC_DMTE3, 0x6a0),
  482. INTC_VECT(DMAC_DMTE4, 0x780), INTC_VECT(DMAC_DMTE5, 0x7a0),
  483. INTC_VECT(DMAC_DMTE6, 0x7c0), INTC_VECT(DMAC_DMTE7, 0x7e0),
  484. INTC_VECT(DMAC_DMAE, 0x6c0),
  485. };
  486. static struct intc_group groups_dma8[] = {
  487. INTC_GROUP(DMAC, DMAC_DMTE0, DMAC_DMTE1, DMAC_DMTE2,
  488. DMAC_DMTE3, DMAC_DMTE4, DMAC_DMTE5,
  489. DMAC_DMTE6, DMAC_DMTE7, DMAC_DMAE),
  490. };
  491. /* SH7750R, SH7751 and SH7751R all have two extra timer channels */
  492. static struct intc_vect vectors_tmu34[] = {
  493. INTC_VECT(TMU3, 0xb00), INTC_VECT(TMU4, 0xb80),
  494. };
  495. static struct intc_mask_reg mask_registers[] = {
  496. { 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
  497. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  498. 0, 0, 0, 0, 0, 0, TMU4, TMU3,
  499. PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
  500. PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2,
  501. PCIC1_PCIDMA3, PCIC0_PCISERR } },
  502. };
  503. /* SH7750S, SH7750R, SH7751 and SH7751R all have IRLM priority registers */
  504. static struct intc_vect vectors_irlm[] = {
  505. INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
  506. INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
  507. };
  508. /* SH7751 and SH7751R both have PCI */
  509. static struct intc_vect vectors_pci[] = {
  510. INTC_VECT(PCIC0_PCISERR, 0xa00), INTC_VECT(PCIC1_PCIERR, 0xae0),
  511. INTC_VECT(PCIC1_PCIPWDWN, 0xac0), INTC_VECT(PCIC1_PCIPWON, 0xaa0),
  512. INTC_VECT(PCIC1_PCIDMA0, 0xa80), INTC_VECT(PCIC1_PCIDMA1, 0xa60),
  513. INTC_VECT(PCIC1_PCIDMA2, 0xa40), INTC_VECT(PCIC1_PCIDMA3, 0xa20),
  514. };
  515. static struct intc_group groups_pci[] = {
  516. INTC_GROUP(PCIC1, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
  517. PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3),
  518. };
  519. static struct intc_vect vectors_irl[] = {
  520. INTC_VECT(IRL_0, 0x200),
  521. INTC_VECT(IRL_1, 0x220),
  522. INTC_VECT(IRL_2, 0x240),
  523. INTC_VECT(IRL_3, 0x260),
  524. INTC_VECT(IRL_4, 0x280),
  525. INTC_VECT(IRL_5, 0x2a0),
  526. INTC_VECT(IRL_6, 0x2c0),
  527. INTC_VECT(IRL_7, 0x2e0),
  528. INTC_VECT(IRL_8, 0x300),
  529. INTC_VECT(IRL_9, 0x320),
  530. INTC_VECT(IRL_A, 0x340),
  531. INTC_VECT(IRL_B, 0x360),
  532. INTC_VECT(IRL_C, 0x380),
  533. INTC_VECT(IRL_D, 0x3a0),
  534. INTC_VECT(IRL_E, 0x3c0),
  535. };
  536. static struct intc_group groups_irl[] = {
  537. INTC_GROUP(IRL, IRL_0, IRL_1, IRL_2, IRL_3, IRL_4, IRL_5, IRL_6,
  538. IRL_7, IRL_8, IRL_9, IRL_A, IRL_B, IRL_C, IRL_D, IRL_E),
  539. };
  540. /**********************************************************************
  541. Memory mapped cache and TLB
  542. **********************************************************************/
  543. #define MM_REGION_MASK 0x07000000
  544. #define MM_ICACHE_ADDR (0)
  545. #define MM_ICACHE_DATA (1)
  546. #define MM_ITLB_ADDR (2)
  547. #define MM_ITLB_DATA (3)
  548. #define MM_OCACHE_ADDR (4)
  549. #define MM_OCACHE_DATA (5)
  550. #define MM_UTLB_ADDR (6)
  551. #define MM_UTLB_DATA (7)
  552. #define MM_REGION_TYPE(addr) ((addr & MM_REGION_MASK) >> 24)
  553. static uint32_t invalid_read(void *opaque, target_phys_addr_t addr)
  554. {
  555. assert(0);
  556. return 0;
  557. }
  558. static uint32_t sh7750_mmct_readl(void *opaque, target_phys_addr_t addr)
  559. {
  560. uint32_t ret = 0;
  561. switch (MM_REGION_TYPE(addr)) {
  562. case MM_ICACHE_ADDR:
  563. case MM_ICACHE_DATA:
  564. /* do nothing */
  565. break;
  566. case MM_ITLB_ADDR:
  567. case MM_ITLB_DATA:
  568. /* XXXXX */
  569. assert(0);
  570. break;
  571. case MM_OCACHE_ADDR:
  572. case MM_OCACHE_DATA:
  573. /* do nothing */
  574. break;
  575. case MM_UTLB_ADDR:
  576. case MM_UTLB_DATA:
  577. /* XXXXX */
  578. assert(0);
  579. break;
  580. default:
  581. assert(0);
  582. }
  583. return ret;
  584. }
  585. static void invalid_write(void *opaque, target_phys_addr_t addr,
  586. uint32_t mem_value)
  587. {
  588. assert(0);
  589. }
  590. static void sh7750_mmct_writel(void *opaque, target_phys_addr_t addr,
  591. uint32_t mem_value)
  592. {
  593. SH7750State *s = opaque;
  594. switch (MM_REGION_TYPE(addr)) {
  595. case MM_ICACHE_ADDR:
  596. case MM_ICACHE_DATA:
  597. /* do nothing */
  598. break;
  599. case MM_ITLB_ADDR:
  600. case MM_ITLB_DATA:
  601. /* XXXXX */
  602. assert(0);
  603. break;
  604. case MM_OCACHE_ADDR:
  605. case MM_OCACHE_DATA:
  606. /* do nothing */
  607. break;
  608. case MM_UTLB_ADDR:
  609. cpu_sh4_write_mmaped_utlb_addr(s->cpu, addr, mem_value);
  610. break;
  611. case MM_UTLB_DATA:
  612. /* XXXXX */
  613. assert(0);
  614. break;
  615. default:
  616. assert(0);
  617. break;
  618. }
  619. }
  620. static CPUReadMemoryFunc *sh7750_mmct_read[] = {
  621. invalid_read,
  622. invalid_read,
  623. sh7750_mmct_readl
  624. };
  625. static CPUWriteMemoryFunc *sh7750_mmct_write[] = {
  626. invalid_write,
  627. invalid_write,
  628. sh7750_mmct_writel
  629. };
  630. SH7750State *sh7750_init(CPUSH4State * cpu)
  631. {
  632. SH7750State *s;
  633. int sh7750_io_memory;
  634. int sh7750_mm_cache_and_tlb; /* memory mapped cache and tlb */
  635. s = qemu_mallocz(sizeof(SH7750State));
  636. s->cpu = cpu;
  637. s->periph_freq = 60000000; /* 60MHz */
  638. sh7750_io_memory = cpu_register_io_memory(0,
  639. sh7750_mem_read,
  640. sh7750_mem_write, s);
  641. cpu_register_physical_memory_offset(0x1f000000, 0x1000,
  642. sh7750_io_memory, 0x1f000000);
  643. cpu_register_physical_memory_offset(0xff000000, 0x1000,
  644. sh7750_io_memory, 0x1f000000);
  645. cpu_register_physical_memory_offset(0x1f800000, 0x1000,
  646. sh7750_io_memory, 0x1f800000);
  647. cpu_register_physical_memory_offset(0xff800000, 0x1000,
  648. sh7750_io_memory, 0x1f800000);
  649. cpu_register_physical_memory_offset(0x1fc00000, 0x1000,
  650. sh7750_io_memory, 0x1fc00000);
  651. cpu_register_physical_memory_offset(0xffc00000, 0x1000,
  652. sh7750_io_memory, 0x1fc00000);
  653. sh7750_mm_cache_and_tlb = cpu_register_io_memory(0,
  654. sh7750_mmct_read,
  655. sh7750_mmct_write, s);
  656. cpu_register_physical_memory(0xf0000000, 0x08000000,
  657. sh7750_mm_cache_and_tlb);
  658. sh_intc_init(&s->intc, NR_SOURCES,
  659. _INTC_ARRAY(mask_registers),
  660. _INTC_ARRAY(prio_registers));
  661. sh_intc_register_sources(&s->intc,
  662. _INTC_ARRAY(vectors),
  663. _INTC_ARRAY(groups));
  664. cpu->intc_handle = &s->intc;
  665. sh_serial_init(0x1fe00000, 0, s->periph_freq, serial_hds[0],
  666. s->intc.irqs[SCI1_ERI],
  667. s->intc.irqs[SCI1_RXI],
  668. s->intc.irqs[SCI1_TXI],
  669. s->intc.irqs[SCI1_TEI],
  670. NULL);
  671. sh_serial_init(0x1fe80000, SH_SERIAL_FEAT_SCIF,
  672. s->periph_freq, serial_hds[1],
  673. s->intc.irqs[SCIF_ERI],
  674. s->intc.irqs[SCIF_RXI],
  675. s->intc.irqs[SCIF_TXI],
  676. NULL,
  677. s->intc.irqs[SCIF_BRI]);
  678. tmu012_init(0x1fd80000,
  679. TMU012_FEAT_TOCR | TMU012_FEAT_3CHAN | TMU012_FEAT_EXTCLK,
  680. s->periph_freq,
  681. s->intc.irqs[TMU0],
  682. s->intc.irqs[TMU1],
  683. s->intc.irqs[TMU2_TUNI],
  684. s->intc.irqs[TMU2_TICPI]);
  685. if (cpu->id & (SH_CPU_SH7750 | SH_CPU_SH7750S | SH_CPU_SH7751)) {
  686. sh_intc_register_sources(&s->intc,
  687. _INTC_ARRAY(vectors_dma4),
  688. _INTC_ARRAY(groups_dma4));
  689. }
  690. if (cpu->id & (SH_CPU_SH7750R | SH_CPU_SH7751R)) {
  691. sh_intc_register_sources(&s->intc,
  692. _INTC_ARRAY(vectors_dma8),
  693. _INTC_ARRAY(groups_dma8));
  694. }
  695. if (cpu->id & (SH_CPU_SH7750R | SH_CPU_SH7751 | SH_CPU_SH7751R)) {
  696. sh_intc_register_sources(&s->intc,
  697. _INTC_ARRAY(vectors_tmu34),
  698. NULL, 0);
  699. tmu012_init(0x1e100000, 0, s->periph_freq,
  700. s->intc.irqs[TMU3],
  701. s->intc.irqs[TMU4],
  702. NULL, NULL);
  703. }
  704. if (cpu->id & (SH_CPU_SH7751_ALL)) {
  705. sh_intc_register_sources(&s->intc,
  706. _INTC_ARRAY(vectors_pci),
  707. _INTC_ARRAY(groups_pci));
  708. }
  709. if (cpu->id & (SH_CPU_SH7750S | SH_CPU_SH7750R | SH_CPU_SH7751_ALL)) {
  710. sh_intc_register_sources(&s->intc,
  711. _INTC_ARRAY(vectors_irlm),
  712. NULL, 0);
  713. }
  714. sh_intc_register_sources(&s->intc,
  715. _INTC_ARRAY(vectors_irl),
  716. _INTC_ARRAY(groups_irl));
  717. return s;
  718. }
  719. qemu_irq sh7750_irl(SH7750State *s)
  720. {
  721. sh_intc_toggle_source(sh_intc_source(&s->intc, IRL), 1, 0); /* enable */
  722. return qemu_allocate_irqs(sh_intc_set_irl, sh_intc_source(&s->intc, IRL),
  723. 1)[0];
  724. }