pxa2xx_lcd.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045
  1. /*
  2. * Intel XScale PXA255/270 LCDC emulation.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licensed under the GPLv2.
  8. */
  9. #include "hw.h"
  10. #include "console.h"
  11. #include "pxa.h"
  12. #include "pixel_ops.h"
  13. /* FIXME: For graphic_rotate. Should probably be done in common code. */
  14. #include "sysemu.h"
  15. typedef void (*drawfn)(uint32_t *, uint8_t *, const uint8_t *, int, int);
  16. struct pxa2xx_lcdc_s {
  17. qemu_irq irq;
  18. int irqlevel;
  19. int invalidated;
  20. DisplayState *ds;
  21. drawfn *line_fn[2];
  22. int dest_width;
  23. int xres, yres;
  24. int pal_for;
  25. int transp;
  26. enum {
  27. pxa_lcdc_2bpp = 1,
  28. pxa_lcdc_4bpp = 2,
  29. pxa_lcdc_8bpp = 3,
  30. pxa_lcdc_16bpp = 4,
  31. pxa_lcdc_18bpp = 5,
  32. pxa_lcdc_18pbpp = 6,
  33. pxa_lcdc_19bpp = 7,
  34. pxa_lcdc_19pbpp = 8,
  35. pxa_lcdc_24bpp = 9,
  36. pxa_lcdc_25bpp = 10,
  37. } bpp;
  38. uint32_t control[6];
  39. uint32_t status[2];
  40. uint32_t ovl1c[2];
  41. uint32_t ovl2c[2];
  42. uint32_t ccr;
  43. uint32_t cmdcr;
  44. uint32_t trgbr;
  45. uint32_t tcr;
  46. uint32_t liidr;
  47. uint8_t bscntr;
  48. struct {
  49. target_phys_addr_t branch;
  50. int up;
  51. uint8_t palette[1024];
  52. uint8_t pbuffer[1024];
  53. void (*redraw)(struct pxa2xx_lcdc_s *s, uint8_t *fb,
  54. int *miny, int *maxy);
  55. target_phys_addr_t descriptor;
  56. target_phys_addr_t source;
  57. uint32_t id;
  58. uint32_t command;
  59. } dma_ch[7];
  60. qemu_irq vsync_cb;
  61. int orientation;
  62. };
  63. struct __attribute__ ((__packed__)) pxa_frame_descriptor_s {
  64. uint32_t fdaddr;
  65. uint32_t fsaddr;
  66. uint32_t fidr;
  67. uint32_t ldcmd;
  68. };
  69. #define LCCR0 0x000 /* LCD Controller Control register 0 */
  70. #define LCCR1 0x004 /* LCD Controller Control register 1 */
  71. #define LCCR2 0x008 /* LCD Controller Control register 2 */
  72. #define LCCR3 0x00c /* LCD Controller Control register 3 */
  73. #define LCCR4 0x010 /* LCD Controller Control register 4 */
  74. #define LCCR5 0x014 /* LCD Controller Control register 5 */
  75. #define FBR0 0x020 /* DMA Channel 0 Frame Branch register */
  76. #define FBR1 0x024 /* DMA Channel 1 Frame Branch register */
  77. #define FBR2 0x028 /* DMA Channel 2 Frame Branch register */
  78. #define FBR3 0x02c /* DMA Channel 3 Frame Branch register */
  79. #define FBR4 0x030 /* DMA Channel 4 Frame Branch register */
  80. #define FBR5 0x110 /* DMA Channel 5 Frame Branch register */
  81. #define FBR6 0x114 /* DMA Channel 6 Frame Branch register */
  82. #define LCSR1 0x034 /* LCD Controller Status register 1 */
  83. #define LCSR0 0x038 /* LCD Controller Status register 0 */
  84. #define LIIDR 0x03c /* LCD Controller Interrupt ID register */
  85. #define TRGBR 0x040 /* TMED RGB Seed register */
  86. #define TCR 0x044 /* TMED Control register */
  87. #define OVL1C1 0x050 /* Overlay 1 Control register 1 */
  88. #define OVL1C2 0x060 /* Overlay 1 Control register 2 */
  89. #define OVL2C1 0x070 /* Overlay 2 Control register 1 */
  90. #define OVL2C2 0x080 /* Overlay 2 Control register 2 */
  91. #define CCR 0x090 /* Cursor Control register */
  92. #define CMDCR 0x100 /* Command Control register */
  93. #define PRSR 0x104 /* Panel Read Status register */
  94. #define PXA_LCDDMA_CHANS 7
  95. #define DMA_FDADR 0x00 /* Frame Descriptor Address register */
  96. #define DMA_FSADR 0x04 /* Frame Source Address register */
  97. #define DMA_FIDR 0x08 /* Frame ID register */
  98. #define DMA_LDCMD 0x0c /* Command register */
  99. /* LCD Buffer Strength Control register */
  100. #define BSCNTR 0x04000054
  101. /* Bitfield masks */
  102. #define LCCR0_ENB (1 << 0)
  103. #define LCCR0_CMS (1 << 1)
  104. #define LCCR0_SDS (1 << 2)
  105. #define LCCR0_LDM (1 << 3)
  106. #define LCCR0_SOFM0 (1 << 4)
  107. #define LCCR0_IUM (1 << 5)
  108. #define LCCR0_EOFM0 (1 << 6)
  109. #define LCCR0_PAS (1 << 7)
  110. #define LCCR0_DPD (1 << 9)
  111. #define LCCR0_DIS (1 << 10)
  112. #define LCCR0_QDM (1 << 11)
  113. #define LCCR0_PDD (0xff << 12)
  114. #define LCCR0_BSM0 (1 << 20)
  115. #define LCCR0_OUM (1 << 21)
  116. #define LCCR0_LCDT (1 << 22)
  117. #define LCCR0_RDSTM (1 << 23)
  118. #define LCCR0_CMDIM (1 << 24)
  119. #define LCCR0_OUC (1 << 25)
  120. #define LCCR0_LDDALT (1 << 26)
  121. #define LCCR1_PPL(x) ((x) & 0x3ff)
  122. #define LCCR2_LPP(x) ((x) & 0x3ff)
  123. #define LCCR3_API (15 << 16)
  124. #define LCCR3_BPP(x) ((((x) >> 24) & 7) | (((x) >> 26) & 8))
  125. #define LCCR3_PDFOR(x) (((x) >> 30) & 3)
  126. #define LCCR4_K1(x) (((x) >> 0) & 7)
  127. #define LCCR4_K2(x) (((x) >> 3) & 7)
  128. #define LCCR4_K3(x) (((x) >> 6) & 7)
  129. #define LCCR4_PALFOR(x) (((x) >> 15) & 3)
  130. #define LCCR5_SOFM(ch) (1 << (ch - 1))
  131. #define LCCR5_EOFM(ch) (1 << (ch + 7))
  132. #define LCCR5_BSM(ch) (1 << (ch + 15))
  133. #define LCCR5_IUM(ch) (1 << (ch + 23))
  134. #define OVLC1_EN (1 << 31)
  135. #define CCR_CEN (1 << 31)
  136. #define FBR_BRA (1 << 0)
  137. #define FBR_BINT (1 << 1)
  138. #define FBR_SRCADDR (0xfffffff << 4)
  139. #define LCSR0_LDD (1 << 0)
  140. #define LCSR0_SOF0 (1 << 1)
  141. #define LCSR0_BER (1 << 2)
  142. #define LCSR0_ABC (1 << 3)
  143. #define LCSR0_IU0 (1 << 4)
  144. #define LCSR0_IU1 (1 << 5)
  145. #define LCSR0_OU (1 << 6)
  146. #define LCSR0_QD (1 << 7)
  147. #define LCSR0_EOF0 (1 << 8)
  148. #define LCSR0_BS0 (1 << 9)
  149. #define LCSR0_SINT (1 << 10)
  150. #define LCSR0_RDST (1 << 11)
  151. #define LCSR0_CMDINT (1 << 12)
  152. #define LCSR0_BERCH(x) (((x) & 7) << 28)
  153. #define LCSR1_SOF(ch) (1 << (ch - 1))
  154. #define LCSR1_EOF(ch) (1 << (ch + 7))
  155. #define LCSR1_BS(ch) (1 << (ch + 15))
  156. #define LCSR1_IU(ch) (1 << (ch + 23))
  157. #define LDCMD_LENGTH(x) ((x) & 0x001ffffc)
  158. #define LDCMD_EOFINT (1 << 21)
  159. #define LDCMD_SOFINT (1 << 22)
  160. #define LDCMD_PAL (1 << 26)
  161. /* Route internal interrupt lines to the global IC */
  162. static void pxa2xx_lcdc_int_update(struct pxa2xx_lcdc_s *s)
  163. {
  164. int level = 0;
  165. level |= (s->status[0] & LCSR0_LDD) && !(s->control[0] & LCCR0_LDM);
  166. level |= (s->status[0] & LCSR0_SOF0) && !(s->control[0] & LCCR0_SOFM0);
  167. level |= (s->status[0] & LCSR0_IU0) && !(s->control[0] & LCCR0_IUM);
  168. level |= (s->status[0] & LCSR0_IU1) && !(s->control[5] & LCCR5_IUM(1));
  169. level |= (s->status[0] & LCSR0_OU) && !(s->control[0] & LCCR0_OUM);
  170. level |= (s->status[0] & LCSR0_QD) && !(s->control[0] & LCCR0_QDM);
  171. level |= (s->status[0] & LCSR0_EOF0) && !(s->control[0] & LCCR0_EOFM0);
  172. level |= (s->status[0] & LCSR0_BS0) && !(s->control[0] & LCCR0_BSM0);
  173. level |= (s->status[0] & LCSR0_RDST) && !(s->control[0] & LCCR0_RDSTM);
  174. level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM);
  175. level |= (s->status[1] & ~s->control[5]);
  176. qemu_set_irq(s->irq, !!level);
  177. s->irqlevel = level;
  178. }
  179. /* Set Branch Status interrupt high and poke associated registers */
  180. static inline void pxa2xx_dma_bs_set(struct pxa2xx_lcdc_s *s, int ch)
  181. {
  182. int unmasked;
  183. if (ch == 0) {
  184. s->status[0] |= LCSR0_BS0;
  185. unmasked = !(s->control[0] & LCCR0_BSM0);
  186. } else {
  187. s->status[1] |= LCSR1_BS(ch);
  188. unmasked = !(s->control[5] & LCCR5_BSM(ch));
  189. }
  190. if (unmasked) {
  191. if (s->irqlevel)
  192. s->status[0] |= LCSR0_SINT;
  193. else
  194. s->liidr = s->dma_ch[ch].id;
  195. }
  196. }
  197. /* Set Start Of Frame Status interrupt high and poke associated registers */
  198. static inline void pxa2xx_dma_sof_set(struct pxa2xx_lcdc_s *s, int ch)
  199. {
  200. int unmasked;
  201. if (!(s->dma_ch[ch].command & LDCMD_SOFINT))
  202. return;
  203. if (ch == 0) {
  204. s->status[0] |= LCSR0_SOF0;
  205. unmasked = !(s->control[0] & LCCR0_SOFM0);
  206. } else {
  207. s->status[1] |= LCSR1_SOF(ch);
  208. unmasked = !(s->control[5] & LCCR5_SOFM(ch));
  209. }
  210. if (unmasked) {
  211. if (s->irqlevel)
  212. s->status[0] |= LCSR0_SINT;
  213. else
  214. s->liidr = s->dma_ch[ch].id;
  215. }
  216. }
  217. /* Set End Of Frame Status interrupt high and poke associated registers */
  218. static inline void pxa2xx_dma_eof_set(struct pxa2xx_lcdc_s *s, int ch)
  219. {
  220. int unmasked;
  221. if (!(s->dma_ch[ch].command & LDCMD_EOFINT))
  222. return;
  223. if (ch == 0) {
  224. s->status[0] |= LCSR0_EOF0;
  225. unmasked = !(s->control[0] & LCCR0_EOFM0);
  226. } else {
  227. s->status[1] |= LCSR1_EOF(ch);
  228. unmasked = !(s->control[5] & LCCR5_EOFM(ch));
  229. }
  230. if (unmasked) {
  231. if (s->irqlevel)
  232. s->status[0] |= LCSR0_SINT;
  233. else
  234. s->liidr = s->dma_ch[ch].id;
  235. }
  236. }
  237. /* Set Bus Error Status interrupt high and poke associated registers */
  238. static inline void pxa2xx_dma_ber_set(struct pxa2xx_lcdc_s *s, int ch)
  239. {
  240. s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER;
  241. if (s->irqlevel)
  242. s->status[0] |= LCSR0_SINT;
  243. else
  244. s->liidr = s->dma_ch[ch].id;
  245. }
  246. /* Set Read Status interrupt high and poke associated registers */
  247. static inline void pxa2xx_dma_rdst_set(struct pxa2xx_lcdc_s *s)
  248. {
  249. s->status[0] |= LCSR0_RDST;
  250. if (s->irqlevel && !(s->control[0] & LCCR0_RDSTM))
  251. s->status[0] |= LCSR0_SINT;
  252. }
  253. /* Load new Frame Descriptors from DMA */
  254. static void pxa2xx_descriptor_load(struct pxa2xx_lcdc_s *s)
  255. {
  256. struct pxa_frame_descriptor_s *desc[PXA_LCDDMA_CHANS];
  257. target_phys_addr_t descptr;
  258. int i;
  259. for (i = 0; i < PXA_LCDDMA_CHANS; i ++) {
  260. desc[i] = 0;
  261. s->dma_ch[i].source = 0;
  262. if (!s->dma_ch[i].up)
  263. continue;
  264. if (s->dma_ch[i].branch & FBR_BRA) {
  265. descptr = s->dma_ch[i].branch & FBR_SRCADDR;
  266. if (s->dma_ch[i].branch & FBR_BINT)
  267. pxa2xx_dma_bs_set(s, i);
  268. s->dma_ch[i].branch &= ~FBR_BRA;
  269. } else
  270. descptr = s->dma_ch[i].descriptor;
  271. if (!(descptr >= PXA2XX_SDRAM_BASE && descptr +
  272. sizeof(*desc[i]) <= PXA2XX_SDRAM_BASE + phys_ram_size))
  273. continue;
  274. descptr -= PXA2XX_SDRAM_BASE;
  275. desc[i] = (struct pxa_frame_descriptor_s *) (phys_ram_base + descptr);
  276. s->dma_ch[i].descriptor = desc[i]->fdaddr;
  277. s->dma_ch[i].source = desc[i]->fsaddr;
  278. s->dma_ch[i].id = desc[i]->fidr;
  279. s->dma_ch[i].command = desc[i]->ldcmd;
  280. }
  281. }
  282. static uint32_t pxa2xx_lcdc_read(void *opaque, target_phys_addr_t offset)
  283. {
  284. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  285. int ch;
  286. switch (offset) {
  287. case LCCR0:
  288. return s->control[0];
  289. case LCCR1:
  290. return s->control[1];
  291. case LCCR2:
  292. return s->control[2];
  293. case LCCR3:
  294. return s->control[3];
  295. case LCCR4:
  296. return s->control[4];
  297. case LCCR5:
  298. return s->control[5];
  299. case OVL1C1:
  300. return s->ovl1c[0];
  301. case OVL1C2:
  302. return s->ovl1c[1];
  303. case OVL2C1:
  304. return s->ovl2c[0];
  305. case OVL2C2:
  306. return s->ovl2c[1];
  307. case CCR:
  308. return s->ccr;
  309. case CMDCR:
  310. return s->cmdcr;
  311. case TRGBR:
  312. return s->trgbr;
  313. case TCR:
  314. return s->tcr;
  315. case 0x200 ... 0x1000: /* DMA per-channel registers */
  316. ch = (offset - 0x200) >> 4;
  317. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  318. goto fail;
  319. switch (offset & 0xf) {
  320. case DMA_FDADR:
  321. return s->dma_ch[ch].descriptor;
  322. case DMA_FSADR:
  323. return s->dma_ch[ch].source;
  324. case DMA_FIDR:
  325. return s->dma_ch[ch].id;
  326. case DMA_LDCMD:
  327. return s->dma_ch[ch].command;
  328. default:
  329. goto fail;
  330. }
  331. case FBR0:
  332. return s->dma_ch[0].branch;
  333. case FBR1:
  334. return s->dma_ch[1].branch;
  335. case FBR2:
  336. return s->dma_ch[2].branch;
  337. case FBR3:
  338. return s->dma_ch[3].branch;
  339. case FBR4:
  340. return s->dma_ch[4].branch;
  341. case FBR5:
  342. return s->dma_ch[5].branch;
  343. case FBR6:
  344. return s->dma_ch[6].branch;
  345. case BSCNTR:
  346. return s->bscntr;
  347. case PRSR:
  348. return 0;
  349. case LCSR0:
  350. return s->status[0];
  351. case LCSR1:
  352. return s->status[1];
  353. case LIIDR:
  354. return s->liidr;
  355. default:
  356. fail:
  357. cpu_abort(cpu_single_env,
  358. "%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  359. }
  360. return 0;
  361. }
  362. static void pxa2xx_lcdc_write(void *opaque,
  363. target_phys_addr_t offset, uint32_t value)
  364. {
  365. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  366. int ch;
  367. switch (offset) {
  368. case LCCR0:
  369. /* ACK Quick Disable done */
  370. if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB))
  371. s->status[0] |= LCSR0_QD;
  372. if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT))
  373. printf("%s: internal frame buffer unsupported\n", __FUNCTION__);
  374. if ((s->control[3] & LCCR3_API) &&
  375. (value & LCCR0_ENB) && !(value & LCCR0_LCDT))
  376. s->status[0] |= LCSR0_ABC;
  377. s->control[0] = value & 0x07ffffff;
  378. pxa2xx_lcdc_int_update(s);
  379. s->dma_ch[0].up = !!(value & LCCR0_ENB);
  380. s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS);
  381. break;
  382. case LCCR1:
  383. s->control[1] = value;
  384. break;
  385. case LCCR2:
  386. s->control[2] = value;
  387. break;
  388. case LCCR3:
  389. s->control[3] = value & 0xefffffff;
  390. s->bpp = LCCR3_BPP(value);
  391. break;
  392. case LCCR4:
  393. s->control[4] = value & 0x83ff81ff;
  394. break;
  395. case LCCR5:
  396. s->control[5] = value & 0x3f3f3f3f;
  397. break;
  398. case OVL1C1:
  399. if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN))
  400. printf("%s: Overlay 1 not supported\n", __FUNCTION__);
  401. s->ovl1c[0] = value & 0x80ffffff;
  402. s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS);
  403. break;
  404. case OVL1C2:
  405. s->ovl1c[1] = value & 0x000fffff;
  406. break;
  407. case OVL2C1:
  408. if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN))
  409. printf("%s: Overlay 2 not supported\n", __FUNCTION__);
  410. s->ovl2c[0] = value & 0x80ffffff;
  411. s->dma_ch[2].up = !!(value & OVLC1_EN);
  412. s->dma_ch[3].up = !!(value & OVLC1_EN);
  413. s->dma_ch[4].up = !!(value & OVLC1_EN);
  414. break;
  415. case OVL2C2:
  416. s->ovl2c[1] = value & 0x007fffff;
  417. break;
  418. case CCR:
  419. if (!(s->ccr & CCR_CEN) && (value & CCR_CEN))
  420. printf("%s: Hardware cursor unimplemented\n", __FUNCTION__);
  421. s->ccr = value & 0x81ffffe7;
  422. s->dma_ch[5].up = !!(value & CCR_CEN);
  423. break;
  424. case CMDCR:
  425. s->cmdcr = value & 0xff;
  426. break;
  427. case TRGBR:
  428. s->trgbr = value & 0x00ffffff;
  429. break;
  430. case TCR:
  431. s->tcr = value & 0x7fff;
  432. break;
  433. case 0x200 ... 0x1000: /* DMA per-channel registers */
  434. ch = (offset - 0x200) >> 4;
  435. if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS))
  436. goto fail;
  437. switch (offset & 0xf) {
  438. case DMA_FDADR:
  439. s->dma_ch[ch].descriptor = value & 0xfffffff0;
  440. break;
  441. default:
  442. goto fail;
  443. }
  444. break;
  445. case FBR0:
  446. s->dma_ch[0].branch = value & 0xfffffff3;
  447. break;
  448. case FBR1:
  449. s->dma_ch[1].branch = value & 0xfffffff3;
  450. break;
  451. case FBR2:
  452. s->dma_ch[2].branch = value & 0xfffffff3;
  453. break;
  454. case FBR3:
  455. s->dma_ch[3].branch = value & 0xfffffff3;
  456. break;
  457. case FBR4:
  458. s->dma_ch[4].branch = value & 0xfffffff3;
  459. break;
  460. case FBR5:
  461. s->dma_ch[5].branch = value & 0xfffffff3;
  462. break;
  463. case FBR6:
  464. s->dma_ch[6].branch = value & 0xfffffff3;
  465. break;
  466. case BSCNTR:
  467. s->bscntr = value & 0xf;
  468. break;
  469. case PRSR:
  470. break;
  471. case LCSR0:
  472. s->status[0] &= ~(value & 0xfff);
  473. if (value & LCSR0_BER)
  474. s->status[0] &= ~LCSR0_BERCH(7);
  475. break;
  476. case LCSR1:
  477. s->status[1] &= ~(value & 0x3e3f3f);
  478. break;
  479. default:
  480. fail:
  481. cpu_abort(cpu_single_env,
  482. "%s: Bad offset " REG_FMT "\n", __FUNCTION__, offset);
  483. }
  484. }
  485. static CPUReadMemoryFunc *pxa2xx_lcdc_readfn[] = {
  486. pxa2xx_lcdc_read,
  487. pxa2xx_lcdc_read,
  488. pxa2xx_lcdc_read
  489. };
  490. static CPUWriteMemoryFunc *pxa2xx_lcdc_writefn[] = {
  491. pxa2xx_lcdc_write,
  492. pxa2xx_lcdc_write,
  493. pxa2xx_lcdc_write
  494. };
  495. /* Load new palette for a given DMA channel, convert to internal format */
  496. static void pxa2xx_palette_parse(struct pxa2xx_lcdc_s *s, int ch, int bpp)
  497. {
  498. int i, n, format, r, g, b, alpha;
  499. uint32_t *dest, *src;
  500. s->pal_for = LCCR4_PALFOR(s->control[4]);
  501. format = s->pal_for;
  502. switch (bpp) {
  503. case pxa_lcdc_2bpp:
  504. n = 4;
  505. break;
  506. case pxa_lcdc_4bpp:
  507. n = 16;
  508. break;
  509. case pxa_lcdc_8bpp:
  510. n = 256;
  511. break;
  512. default:
  513. format = 0;
  514. return;
  515. }
  516. src = (uint32_t *) s->dma_ch[ch].pbuffer;
  517. dest = (uint32_t *) s->dma_ch[ch].palette;
  518. alpha = r = g = b = 0;
  519. for (i = 0; i < n; i ++) {
  520. switch (format) {
  521. case 0: /* 16 bpp, no transparency */
  522. alpha = 0;
  523. if (s->control[0] & LCCR0_CMS)
  524. r = g = b = *src & 0xff;
  525. else {
  526. r = (*src & 0xf800) >> 8;
  527. g = (*src & 0x07e0) >> 3;
  528. b = (*src & 0x001f) << 3;
  529. }
  530. break;
  531. case 1: /* 16 bpp plus transparency */
  532. alpha = *src & (1 << 24);
  533. if (s->control[0] & LCCR0_CMS)
  534. r = g = b = *src & 0xff;
  535. else {
  536. r = (*src & 0xf800) >> 8;
  537. g = (*src & 0x07e0) >> 3;
  538. b = (*src & 0x001f) << 3;
  539. }
  540. break;
  541. case 2: /* 18 bpp plus transparency */
  542. alpha = *src & (1 << 24);
  543. if (s->control[0] & LCCR0_CMS)
  544. r = g = b = *src & 0xff;
  545. else {
  546. r = (*src & 0xf80000) >> 16;
  547. g = (*src & 0x00fc00) >> 8;
  548. b = (*src & 0x0000f8);
  549. }
  550. break;
  551. case 3: /* 24 bpp plus transparency */
  552. alpha = *src & (1 << 24);
  553. if (s->control[0] & LCCR0_CMS)
  554. r = g = b = *src & 0xff;
  555. else {
  556. r = (*src & 0xff0000) >> 16;
  557. g = (*src & 0x00ff00) >> 8;
  558. b = (*src & 0x0000ff);
  559. }
  560. break;
  561. }
  562. switch (ds_get_bits_per_pixel(s->ds)) {
  563. case 8:
  564. *dest = rgb_to_pixel8(r, g, b) | alpha;
  565. break;
  566. case 15:
  567. *dest = rgb_to_pixel15(r, g, b) | alpha;
  568. break;
  569. case 16:
  570. *dest = rgb_to_pixel16(r, g, b) | alpha;
  571. break;
  572. case 24:
  573. *dest = rgb_to_pixel24(r, g, b) | alpha;
  574. break;
  575. case 32:
  576. *dest = rgb_to_pixel32(r, g, b) | alpha;
  577. break;
  578. }
  579. src ++;
  580. dest ++;
  581. }
  582. }
  583. static void pxa2xx_lcdc_dma0_redraw_horiz(struct pxa2xx_lcdc_s *s,
  584. uint8_t *fb, int *miny, int *maxy)
  585. {
  586. int y, src_width, dest_width, dirty[2];
  587. uint8_t *src, *dest;
  588. ram_addr_t x, addr, new_addr, start, end;
  589. drawfn fn = 0;
  590. if (s->dest_width)
  591. fn = s->line_fn[s->transp][s->bpp];
  592. if (!fn)
  593. return;
  594. src = fb;
  595. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  596. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  597. src_width *= 3;
  598. else if (s->bpp > pxa_lcdc_16bpp)
  599. src_width *= 4;
  600. else if (s->bpp > pxa_lcdc_8bpp)
  601. src_width *= 2;
  602. dest = ds_get_data(s->ds);
  603. dest_width = s->xres * s->dest_width;
  604. addr = (ram_addr_t) (fb - phys_ram_base);
  605. start = addr + s->yres * src_width;
  606. end = addr;
  607. dirty[0] = dirty[1] = cpu_physical_memory_get_dirty(addr, VGA_DIRTY_FLAG);
  608. for (y = 0; y < s->yres; y ++) {
  609. new_addr = addr + src_width;
  610. for (x = addr + TARGET_PAGE_SIZE; x < new_addr;
  611. x += TARGET_PAGE_SIZE) {
  612. dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
  613. dirty[0] |= dirty[1];
  614. }
  615. if (dirty[0] || s->invalidated) {
  616. fn((uint32_t *) s->dma_ch[0].palette,
  617. dest, src, s->xres, s->dest_width);
  618. if (addr < start)
  619. start = addr;
  620. end = new_addr;
  621. if (y < *miny)
  622. *miny = y;
  623. if (y >= *maxy)
  624. *maxy = y + 1;
  625. }
  626. addr = new_addr;
  627. dirty[0] = dirty[1];
  628. src += src_width;
  629. dest += dest_width;
  630. }
  631. if (end > start)
  632. cpu_physical_memory_reset_dirty(start, end, VGA_DIRTY_FLAG);
  633. }
  634. static void pxa2xx_lcdc_dma0_redraw_vert(struct pxa2xx_lcdc_s *s,
  635. uint8_t *fb, int *miny, int *maxy)
  636. {
  637. int y, src_width, dest_width, dirty[2];
  638. uint8_t *src, *dest;
  639. ram_addr_t x, addr, new_addr, start, end;
  640. drawfn fn = 0;
  641. if (s->dest_width)
  642. fn = s->line_fn[s->transp][s->bpp];
  643. if (!fn)
  644. return;
  645. src = fb;
  646. src_width = (s->xres + 3) & ~3; /* Pad to a 4 pixels multiple */
  647. if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp)
  648. src_width *= 3;
  649. else if (s->bpp > pxa_lcdc_16bpp)
  650. src_width *= 4;
  651. else if (s->bpp > pxa_lcdc_8bpp)
  652. src_width *= 2;
  653. dest_width = s->yres * s->dest_width;
  654. dest = ds_get_data(s->ds) + dest_width * (s->xres - 1);
  655. addr = (ram_addr_t) (fb - phys_ram_base);
  656. start = addr + s->yres * src_width;
  657. end = addr;
  658. x = addr + TARGET_PAGE_SIZE;
  659. dirty[0] = dirty[1] = cpu_physical_memory_get_dirty(start, VGA_DIRTY_FLAG);
  660. for (y = 0; y < s->yres; y ++) {
  661. new_addr = addr + src_width;
  662. for (; x < new_addr; x += TARGET_PAGE_SIZE) {
  663. dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
  664. dirty[0] |= dirty[1];
  665. }
  666. if (dirty[0] || s->invalidated) {
  667. fn((uint32_t *) s->dma_ch[0].palette,
  668. dest, src, s->xres, -dest_width);
  669. if (addr < start)
  670. start = addr;
  671. end = new_addr;
  672. if (y < *miny)
  673. *miny = y;
  674. if (y >= *maxy)
  675. *maxy = y + 1;
  676. }
  677. addr = new_addr;
  678. dirty[0] = dirty[1];
  679. src += src_width;
  680. dest += s->dest_width;
  681. }
  682. if (end > start)
  683. cpu_physical_memory_reset_dirty(start, end, VGA_DIRTY_FLAG);
  684. }
  685. static void pxa2xx_lcdc_resize(struct pxa2xx_lcdc_s *s)
  686. {
  687. int width, height;
  688. if (!(s->control[0] & LCCR0_ENB))
  689. return;
  690. width = LCCR1_PPL(s->control[1]) + 1;
  691. height = LCCR2_LPP(s->control[2]) + 1;
  692. if (width != s->xres || height != s->yres) {
  693. if (s->orientation)
  694. qemu_console_resize(s->ds, height, width);
  695. else
  696. qemu_console_resize(s->ds, width, height);
  697. s->invalidated = 1;
  698. s->xres = width;
  699. s->yres = height;
  700. }
  701. }
  702. static void pxa2xx_update_display(void *opaque)
  703. {
  704. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  705. uint8_t *fb;
  706. target_phys_addr_t fbptr;
  707. int miny, maxy;
  708. int ch;
  709. if (!(s->control[0] & LCCR0_ENB))
  710. return;
  711. pxa2xx_descriptor_load(s);
  712. pxa2xx_lcdc_resize(s);
  713. miny = s->yres;
  714. maxy = 0;
  715. s->transp = s->dma_ch[2].up || s->dma_ch[3].up;
  716. /* Note: With overlay planes the order depends on LCCR0 bit 25. */
  717. for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++)
  718. if (s->dma_ch[ch].up) {
  719. if (!s->dma_ch[ch].source) {
  720. pxa2xx_dma_ber_set(s, ch);
  721. continue;
  722. }
  723. fbptr = s->dma_ch[ch].source;
  724. if (!(fbptr >= PXA2XX_SDRAM_BASE &&
  725. fbptr <= PXA2XX_SDRAM_BASE + phys_ram_size)) {
  726. pxa2xx_dma_ber_set(s, ch);
  727. continue;
  728. }
  729. fbptr -= PXA2XX_SDRAM_BASE;
  730. fb = phys_ram_base + fbptr;
  731. if (s->dma_ch[ch].command & LDCMD_PAL) {
  732. memcpy(s->dma_ch[ch].pbuffer, fb,
  733. MAX(LDCMD_LENGTH(s->dma_ch[ch].command),
  734. sizeof(s->dma_ch[ch].pbuffer)));
  735. pxa2xx_palette_parse(s, ch, s->bpp);
  736. } else {
  737. /* Do we need to reparse palette */
  738. if (LCCR4_PALFOR(s->control[4]) != s->pal_for)
  739. pxa2xx_palette_parse(s, ch, s->bpp);
  740. /* ACK frame start */
  741. pxa2xx_dma_sof_set(s, ch);
  742. s->dma_ch[ch].redraw(s, fb, &miny, &maxy);
  743. s->invalidated = 0;
  744. /* ACK frame completed */
  745. pxa2xx_dma_eof_set(s, ch);
  746. }
  747. }
  748. if (s->control[0] & LCCR0_DIS) {
  749. /* ACK last frame completed */
  750. s->control[0] &= ~LCCR0_ENB;
  751. s->status[0] |= LCSR0_LDD;
  752. }
  753. if (s->orientation)
  754. dpy_update(s->ds, miny, 0, maxy, s->xres);
  755. else
  756. dpy_update(s->ds, 0, miny, s->xres, maxy);
  757. pxa2xx_lcdc_int_update(s);
  758. qemu_irq_raise(s->vsync_cb);
  759. }
  760. static void pxa2xx_invalidate_display(void *opaque)
  761. {
  762. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  763. s->invalidated = 1;
  764. }
  765. static void pxa2xx_screen_dump(void *opaque, const char *filename)
  766. {
  767. /* TODO */
  768. }
  769. static void pxa2xx_lcdc_orientation(void *opaque, int angle)
  770. {
  771. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  772. if (angle) {
  773. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_vert;
  774. } else {
  775. s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_horiz;
  776. }
  777. s->orientation = angle;
  778. s->xres = s->yres = -1;
  779. pxa2xx_lcdc_resize(s);
  780. }
  781. static void pxa2xx_lcdc_save(QEMUFile *f, void *opaque)
  782. {
  783. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  784. int i;
  785. qemu_put_be32(f, s->irqlevel);
  786. qemu_put_be32(f, s->transp);
  787. for (i = 0; i < 6; i ++)
  788. qemu_put_be32s(f, &s->control[i]);
  789. for (i = 0; i < 2; i ++)
  790. qemu_put_be32s(f, &s->status[i]);
  791. for (i = 0; i < 2; i ++)
  792. qemu_put_be32s(f, &s->ovl1c[i]);
  793. for (i = 0; i < 2; i ++)
  794. qemu_put_be32s(f, &s->ovl2c[i]);
  795. qemu_put_be32s(f, &s->ccr);
  796. qemu_put_be32s(f, &s->cmdcr);
  797. qemu_put_be32s(f, &s->trgbr);
  798. qemu_put_be32s(f, &s->tcr);
  799. qemu_put_be32s(f, &s->liidr);
  800. qemu_put_8s(f, &s->bscntr);
  801. for (i = 0; i < 7; i ++) {
  802. qemu_put_betl(f, s->dma_ch[i].branch);
  803. qemu_put_byte(f, s->dma_ch[i].up);
  804. qemu_put_buffer(f, s->dma_ch[i].pbuffer, sizeof(s->dma_ch[i].pbuffer));
  805. qemu_put_betl(f, s->dma_ch[i].descriptor);
  806. qemu_put_betl(f, s->dma_ch[i].source);
  807. qemu_put_be32s(f, &s->dma_ch[i].id);
  808. qemu_put_be32s(f, &s->dma_ch[i].command);
  809. }
  810. }
  811. static int pxa2xx_lcdc_load(QEMUFile *f, void *opaque, int version_id)
  812. {
  813. struct pxa2xx_lcdc_s *s = (struct pxa2xx_lcdc_s *) opaque;
  814. int i;
  815. s->irqlevel = qemu_get_be32(f);
  816. s->transp = qemu_get_be32(f);
  817. for (i = 0; i < 6; i ++)
  818. qemu_get_be32s(f, &s->control[i]);
  819. for (i = 0; i < 2; i ++)
  820. qemu_get_be32s(f, &s->status[i]);
  821. for (i = 0; i < 2; i ++)
  822. qemu_get_be32s(f, &s->ovl1c[i]);
  823. for (i = 0; i < 2; i ++)
  824. qemu_get_be32s(f, &s->ovl2c[i]);
  825. qemu_get_be32s(f, &s->ccr);
  826. qemu_get_be32s(f, &s->cmdcr);
  827. qemu_get_be32s(f, &s->trgbr);
  828. qemu_get_be32s(f, &s->tcr);
  829. qemu_get_be32s(f, &s->liidr);
  830. qemu_get_8s(f, &s->bscntr);
  831. for (i = 0; i < 7; i ++) {
  832. s->dma_ch[i].branch = qemu_get_betl(f);
  833. s->dma_ch[i].up = qemu_get_byte(f);
  834. qemu_get_buffer(f, s->dma_ch[i].pbuffer, sizeof(s->dma_ch[i].pbuffer));
  835. s->dma_ch[i].descriptor = qemu_get_betl(f);
  836. s->dma_ch[i].source = qemu_get_betl(f);
  837. qemu_get_be32s(f, &s->dma_ch[i].id);
  838. qemu_get_be32s(f, &s->dma_ch[i].command);
  839. }
  840. s->bpp = LCCR3_BPP(s->control[3]);
  841. s->xres = s->yres = s->pal_for = -1;
  842. return 0;
  843. }
  844. #define BITS 8
  845. #include "pxa2xx_template.h"
  846. #define BITS 15
  847. #include "pxa2xx_template.h"
  848. #define BITS 16
  849. #include "pxa2xx_template.h"
  850. #define BITS 24
  851. #include "pxa2xx_template.h"
  852. #define BITS 32
  853. #include "pxa2xx_template.h"
  854. struct pxa2xx_lcdc_s *pxa2xx_lcdc_init(target_phys_addr_t base, qemu_irq irq)
  855. {
  856. int iomemtype;
  857. struct pxa2xx_lcdc_s *s;
  858. s = (struct pxa2xx_lcdc_s *) qemu_mallocz(sizeof(struct pxa2xx_lcdc_s));
  859. s->invalidated = 1;
  860. s->irq = irq;
  861. pxa2xx_lcdc_orientation(s, graphic_rotate);
  862. iomemtype = cpu_register_io_memory(0, pxa2xx_lcdc_readfn,
  863. pxa2xx_lcdc_writefn, s);
  864. cpu_register_physical_memory(base, 0x00100000, iomemtype);
  865. s->ds = graphic_console_init(pxa2xx_update_display,
  866. pxa2xx_invalidate_display,
  867. pxa2xx_screen_dump, NULL, s);
  868. switch (ds_get_bits_per_pixel(s->ds)) {
  869. case 0:
  870. s->dest_width = 0;
  871. break;
  872. case 8:
  873. s->line_fn[0] = pxa2xx_draw_fn_8;
  874. s->line_fn[1] = pxa2xx_draw_fn_8t;
  875. s->dest_width = 1;
  876. break;
  877. case 15:
  878. s->line_fn[0] = pxa2xx_draw_fn_15;
  879. s->line_fn[1] = pxa2xx_draw_fn_15t;
  880. s->dest_width = 2;
  881. break;
  882. case 16:
  883. s->line_fn[0] = pxa2xx_draw_fn_16;
  884. s->line_fn[1] = pxa2xx_draw_fn_16t;
  885. s->dest_width = 2;
  886. break;
  887. case 24:
  888. s->line_fn[0] = pxa2xx_draw_fn_24;
  889. s->line_fn[1] = pxa2xx_draw_fn_24t;
  890. s->dest_width = 3;
  891. break;
  892. case 32:
  893. s->line_fn[0] = pxa2xx_draw_fn_32;
  894. s->line_fn[1] = pxa2xx_draw_fn_32t;
  895. s->dest_width = 4;
  896. break;
  897. default:
  898. fprintf(stderr, "%s: Bad color depth\n", __FUNCTION__);
  899. exit(1);
  900. }
  901. register_savevm("pxa2xx_lcdc", 0, 0,
  902. pxa2xx_lcdc_save, pxa2xx_lcdc_load, s);
  903. return s;
  904. }
  905. void pxa2xx_lcd_vsync_notifier(struct pxa2xx_lcdc_s *s, qemu_irq handler)
  906. {
  907. s->vsync_cb = handler;
  908. }