pxa.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Intel XScale PXA255/270 processor support.
  3. *
  4. * Copyright (c) 2006 Openedhand Ltd.
  5. * Written by Andrzej Zaborowski <balrog@zabor.org>
  6. *
  7. * This code is licenced under the GNU GPL v2.
  8. */
  9. #ifndef PXA_H
  10. # define PXA_H "pxa.h"
  11. /* Interrupt numbers */
  12. # define PXA2XX_PIC_SSP3 0
  13. # define PXA2XX_PIC_USBH2 2
  14. # define PXA2XX_PIC_USBH1 3
  15. # define PXA2XX_PIC_KEYPAD 4
  16. # define PXA2XX_PIC_PWRI2C 6
  17. # define PXA25X_PIC_HWUART 7
  18. # define PXA27X_PIC_OST_4_11 7
  19. # define PXA2XX_PIC_GPIO_0 8
  20. # define PXA2XX_PIC_GPIO_1 9
  21. # define PXA2XX_PIC_GPIO_X 10
  22. # define PXA2XX_PIC_I2S 13
  23. # define PXA26X_PIC_ASSP 15
  24. # define PXA25X_PIC_NSSP 16
  25. # define PXA27X_PIC_SSP2 16
  26. # define PXA2XX_PIC_LCD 17
  27. # define PXA2XX_PIC_I2C 18
  28. # define PXA2XX_PIC_ICP 19
  29. # define PXA2XX_PIC_STUART 20
  30. # define PXA2XX_PIC_BTUART 21
  31. # define PXA2XX_PIC_FFUART 22
  32. # define PXA2XX_PIC_MMC 23
  33. # define PXA2XX_PIC_SSP 24
  34. # define PXA2XX_PIC_DMA 25
  35. # define PXA2XX_PIC_OST_0 26
  36. # define PXA2XX_PIC_RTC1HZ 30
  37. # define PXA2XX_PIC_RTCALARM 31
  38. /* DMA requests */
  39. # define PXA2XX_RX_RQ_I2S 2
  40. # define PXA2XX_TX_RQ_I2S 3
  41. # define PXA2XX_RX_RQ_BTUART 4
  42. # define PXA2XX_TX_RQ_BTUART 5
  43. # define PXA2XX_RX_RQ_FFUART 6
  44. # define PXA2XX_TX_RQ_FFUART 7
  45. # define PXA2XX_RX_RQ_SSP1 13
  46. # define PXA2XX_TX_RQ_SSP1 14
  47. # define PXA2XX_RX_RQ_SSP2 15
  48. # define PXA2XX_TX_RQ_SSP2 16
  49. # define PXA2XX_RX_RQ_ICP 17
  50. # define PXA2XX_TX_RQ_ICP 18
  51. # define PXA2XX_RX_RQ_STUART 19
  52. # define PXA2XX_TX_RQ_STUART 20
  53. # define PXA2XX_RX_RQ_MMCI 21
  54. # define PXA2XX_TX_RQ_MMCI 22
  55. # define PXA2XX_USB_RQ(x) ((x) + 24)
  56. # define PXA2XX_RX_RQ_SSP3 66
  57. # define PXA2XX_TX_RQ_SSP3 67
  58. # define PXA2XX_SDRAM_BASE 0xa0000000
  59. # define PXA2XX_INTERNAL_BASE 0x5c000000
  60. # define PXA2XX_INTERNAL_SIZE 0x40000
  61. /* pxa2xx_pic.c */
  62. qemu_irq *pxa2xx_pic_init(target_phys_addr_t base, CPUState *env);
  63. /* pxa2xx_timer.c */
  64. void pxa25x_timer_init(target_phys_addr_t base, qemu_irq *irqs);
  65. void pxa27x_timer_init(target_phys_addr_t base, qemu_irq *irqs, qemu_irq irq4);
  66. /* pxa2xx_gpio.c */
  67. struct pxa2xx_gpio_info_s;
  68. struct pxa2xx_gpio_info_s *pxa2xx_gpio_init(target_phys_addr_t base,
  69. CPUState *env, qemu_irq *pic, int lines);
  70. qemu_irq *pxa2xx_gpio_in_get(struct pxa2xx_gpio_info_s *s);
  71. void pxa2xx_gpio_out_set(struct pxa2xx_gpio_info_s *s,
  72. int line, qemu_irq handler);
  73. void pxa2xx_gpio_read_notifier(struct pxa2xx_gpio_info_s *s, qemu_irq handler);
  74. /* pxa2xx_dma.c */
  75. struct pxa2xx_dma_state_s;
  76. struct pxa2xx_dma_state_s *pxa255_dma_init(target_phys_addr_t base,
  77. qemu_irq irq);
  78. struct pxa2xx_dma_state_s *pxa27x_dma_init(target_phys_addr_t base,
  79. qemu_irq irq);
  80. void pxa2xx_dma_request(struct pxa2xx_dma_state_s *s, int req_num, int on);
  81. /* pxa2xx_lcd.c */
  82. struct pxa2xx_lcdc_s;
  83. struct pxa2xx_lcdc_s *pxa2xx_lcdc_init(target_phys_addr_t base,
  84. qemu_irq irq);
  85. void pxa2xx_lcd_vsync_notifier(struct pxa2xx_lcdc_s *s, qemu_irq handler);
  86. void pxa2xx_lcdc_oritentation(void *opaque, int angle);
  87. /* pxa2xx_mmci.c */
  88. struct pxa2xx_mmci_s;
  89. struct pxa2xx_mmci_s *pxa2xx_mmci_init(target_phys_addr_t base,
  90. BlockDriverState *bd, qemu_irq irq, void *dma);
  91. void pxa2xx_mmci_handlers(struct pxa2xx_mmci_s *s, qemu_irq readonly,
  92. qemu_irq coverswitch);
  93. /* pxa2xx_pcmcia.c */
  94. struct pxa2xx_pcmcia_s;
  95. struct pxa2xx_pcmcia_s *pxa2xx_pcmcia_init(target_phys_addr_t base);
  96. int pxa2xx_pcmcia_attach(void *opaque, struct pcmcia_card_s *card);
  97. int pxa2xx_pcmcia_dettach(void *opaque);
  98. void pxa2xx_pcmcia_set_irq_cb(void *opaque, qemu_irq irq, qemu_irq cd_irq);
  99. /* pxa2xx_keypad.c */
  100. struct keymap {
  101. int column;
  102. int row;
  103. };
  104. struct pxa2xx_keypad_s;
  105. struct pxa2xx_keypad_s *pxa27x_keypad_init(target_phys_addr_t base,
  106. qemu_irq irq);
  107. void pxa27x_register_keypad(struct pxa2xx_keypad_s *kp, struct keymap *map,
  108. int size);
  109. /* pxa2xx.c */
  110. struct pxa2xx_ssp_s;
  111. void pxa2xx_ssp_attach(struct pxa2xx_ssp_s *port,
  112. uint32_t (*readfn)(void *opaque),
  113. void (*writefn)(void *opaque, uint32_t value), void *opaque);
  114. struct pxa2xx_i2c_s;
  115. struct pxa2xx_i2c_s *pxa2xx_i2c_init(target_phys_addr_t base,
  116. qemu_irq irq, uint32_t page_size);
  117. i2c_bus *pxa2xx_i2c_bus(struct pxa2xx_i2c_s *s);
  118. struct pxa2xx_i2s_s;
  119. struct pxa2xx_fir_s;
  120. struct pxa2xx_state_s {
  121. CPUState *env;
  122. qemu_irq *pic;
  123. qemu_irq reset;
  124. struct pxa2xx_dma_state_s *dma;
  125. struct pxa2xx_gpio_info_s *gpio;
  126. struct pxa2xx_lcdc_s *lcd;
  127. struct pxa2xx_ssp_s **ssp;
  128. struct pxa2xx_i2c_s *i2c[2];
  129. struct pxa2xx_mmci_s *mmc;
  130. struct pxa2xx_pcmcia_s *pcmcia[2];
  131. struct pxa2xx_i2s_s *i2s;
  132. struct pxa2xx_fir_s *fir;
  133. struct pxa2xx_keypad_s *kp;
  134. /* Power management */
  135. target_phys_addr_t pm_base;
  136. uint32_t pm_regs[0x40];
  137. /* Clock management */
  138. target_phys_addr_t cm_base;
  139. uint32_t cm_regs[4];
  140. uint32_t clkcfg;
  141. /* Memory management */
  142. target_phys_addr_t mm_base;
  143. uint32_t mm_regs[0x1a];
  144. /* Performance monitoring */
  145. uint32_t pmnc;
  146. /* Real-Time clock */
  147. target_phys_addr_t rtc_base;
  148. uint32_t rttr;
  149. uint32_t rtsr;
  150. uint32_t rtar;
  151. uint32_t rdar1;
  152. uint32_t rdar2;
  153. uint32_t ryar1;
  154. uint32_t ryar2;
  155. uint32_t swar1;
  156. uint32_t swar2;
  157. uint32_t piar;
  158. uint32_t last_rcnr;
  159. uint32_t last_rdcr;
  160. uint32_t last_rycr;
  161. uint32_t last_swcr;
  162. uint32_t last_rtcpicr;
  163. int64_t last_hz;
  164. int64_t last_sw;
  165. int64_t last_pi;
  166. QEMUTimer *rtc_hz;
  167. QEMUTimer *rtc_rdal1;
  168. QEMUTimer *rtc_rdal2;
  169. QEMUTimer *rtc_swal1;
  170. QEMUTimer *rtc_swal2;
  171. QEMUTimer *rtc_pi;
  172. };
  173. struct pxa2xx_i2s_s {
  174. qemu_irq irq;
  175. struct pxa2xx_dma_state_s *dma;
  176. void (*data_req)(void *, int, int);
  177. uint32_t control[2];
  178. uint32_t status;
  179. uint32_t mask;
  180. uint32_t clk;
  181. int enable;
  182. int rx_len;
  183. int tx_len;
  184. void (*codec_out)(void *, uint32_t);
  185. uint32_t (*codec_in)(void *);
  186. void *opaque;
  187. int fifo_len;
  188. uint32_t fifo[16];
  189. };
  190. # define PA_FMT "0x%08lx"
  191. # define REG_FMT "0x" TARGET_FMT_plx
  192. struct pxa2xx_state_s *pxa270_init(unsigned int sdram_size, const char *revision);
  193. struct pxa2xx_state_s *pxa255_init(unsigned int sdram_size);
  194. /* usb-ohci.c */
  195. void usb_ohci_init_pxa(target_phys_addr_t base, int num_ports, int devfn,
  196. qemu_irq irq);
  197. #endif /* PXA_H */