prep_pci.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * QEMU PREP PCI host
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "pci.h"
  26. typedef uint32_t pci_addr_t;
  27. #include "pci_host.h"
  28. typedef PCIHostState PREPPCIState;
  29. static void pci_prep_addr_writel(void* opaque, uint32_t addr, uint32_t val)
  30. {
  31. PREPPCIState *s = opaque;
  32. s->config_reg = val;
  33. }
  34. static uint32_t pci_prep_addr_readl(void* opaque, uint32_t addr)
  35. {
  36. PREPPCIState *s = opaque;
  37. return s->config_reg;
  38. }
  39. static inline uint32_t PPC_PCIIO_config(target_phys_addr_t addr)
  40. {
  41. int i;
  42. for(i = 0; i < 11; i++) {
  43. if ((addr & (1 << (11 + i))) != 0)
  44. break;
  45. }
  46. return (addr & 0x7ff) | (i << 11);
  47. }
  48. static void PPC_PCIIO_writeb (void *opaque, target_phys_addr_t addr, uint32_t val)
  49. {
  50. PREPPCIState *s = opaque;
  51. pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 1);
  52. }
  53. static void PPC_PCIIO_writew (void *opaque, target_phys_addr_t addr, uint32_t val)
  54. {
  55. PREPPCIState *s = opaque;
  56. #ifdef TARGET_WORDS_BIGENDIAN
  57. val = bswap16(val);
  58. #endif
  59. pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 2);
  60. }
  61. static void PPC_PCIIO_writel (void *opaque, target_phys_addr_t addr, uint32_t val)
  62. {
  63. PREPPCIState *s = opaque;
  64. #ifdef TARGET_WORDS_BIGENDIAN
  65. val = bswap32(val);
  66. #endif
  67. pci_data_write(s->bus, PPC_PCIIO_config(addr), val, 4);
  68. }
  69. static uint32_t PPC_PCIIO_readb (void *opaque, target_phys_addr_t addr)
  70. {
  71. PREPPCIState *s = opaque;
  72. uint32_t val;
  73. val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 1);
  74. return val;
  75. }
  76. static uint32_t PPC_PCIIO_readw (void *opaque, target_phys_addr_t addr)
  77. {
  78. PREPPCIState *s = opaque;
  79. uint32_t val;
  80. val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 2);
  81. #ifdef TARGET_WORDS_BIGENDIAN
  82. val = bswap16(val);
  83. #endif
  84. return val;
  85. }
  86. static uint32_t PPC_PCIIO_readl (void *opaque, target_phys_addr_t addr)
  87. {
  88. PREPPCIState *s = opaque;
  89. uint32_t val;
  90. val = pci_data_read(s->bus, PPC_PCIIO_config(addr), 4);
  91. #ifdef TARGET_WORDS_BIGENDIAN
  92. val = bswap32(val);
  93. #endif
  94. return val;
  95. }
  96. static CPUWriteMemoryFunc *PPC_PCIIO_write[] = {
  97. &PPC_PCIIO_writeb,
  98. &PPC_PCIIO_writew,
  99. &PPC_PCIIO_writel,
  100. };
  101. static CPUReadMemoryFunc *PPC_PCIIO_read[] = {
  102. &PPC_PCIIO_readb,
  103. &PPC_PCIIO_readw,
  104. &PPC_PCIIO_readl,
  105. };
  106. static int prep_map_irq(PCIDevice *pci_dev, int irq_num)
  107. {
  108. return (irq_num + (pci_dev->devfn >> 3)) & 1;
  109. }
  110. static void prep_set_irq(qemu_irq *pic, int irq_num, int level)
  111. {
  112. qemu_set_irq(pic[(irq_num & 1) ? 11 : 9] , level);
  113. }
  114. PCIBus *pci_prep_init(qemu_irq *pic)
  115. {
  116. PREPPCIState *s;
  117. PCIDevice *d;
  118. int PPC_io_memory;
  119. s = qemu_mallocz(sizeof(PREPPCIState));
  120. s->bus = pci_register_bus(prep_set_irq, prep_map_irq, pic, 0, 4);
  121. register_ioport_write(0xcf8, 4, 4, pci_prep_addr_writel, s);
  122. register_ioport_read(0xcf8, 4, 4, pci_prep_addr_readl, s);
  123. register_ioport_write(0xcfc, 4, 1, pci_host_data_writeb, s);
  124. register_ioport_write(0xcfc, 4, 2, pci_host_data_writew, s);
  125. register_ioport_write(0xcfc, 4, 4, pci_host_data_writel, s);
  126. register_ioport_read(0xcfc, 4, 1, pci_host_data_readb, s);
  127. register_ioport_read(0xcfc, 4, 2, pci_host_data_readw, s);
  128. register_ioport_read(0xcfc, 4, 4, pci_host_data_readl, s);
  129. PPC_io_memory = cpu_register_io_memory(0, PPC_PCIIO_read,
  130. PPC_PCIIO_write, s);
  131. cpu_register_physical_memory(0x80800000, 0x00400000, PPC_io_memory);
  132. /* PCI host bridge */
  133. d = pci_register_device(s->bus, "PREP Host Bridge - Motorola Raven",
  134. sizeof(PCIDevice), 0, NULL, NULL);
  135. pci_config_set_vendor_id(d->config, PCI_VENDOR_ID_MOTOROLA);
  136. pci_config_set_device_id(d->config, PCI_DEVICE_ID_MOTOROLA_RAVEN);
  137. d->config[0x08] = 0x00; // revision
  138. pci_config_set_class(d->config, PCI_CLASS_BRIDGE_HOST);
  139. d->config[0x0C] = 0x08; // cache_line_size
  140. d->config[0x0D] = 0x10; // latency_timer
  141. d->config[0x0E] = 0x00; // header_type
  142. d->config[0x34] = 0x00; // capabilities_pointer
  143. return s->bus;
  144. }