pci.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. #ifndef QEMU_PCI_H
  2. #define QEMU_PCI_H
  3. /* PCI includes legacy ISA access. */
  4. #include "isa.h"
  5. /* PCI bus */
  6. extern target_phys_addr_t pci_mem_base;
  7. #define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
  8. #define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
  9. #define PCI_FUNC(devfn) ((devfn) & 0x07)
  10. /* Device classes and subclasses */
  11. #define PCI_BASE_CLASS_STORAGE 0x01
  12. #define PCI_BASE_CLASS_NETWORK 0x02
  13. #define PCI_CLASS_STORAGE_SCSI 0x0100
  14. #define PCI_CLASS_STORAGE_IDE 0x0101
  15. #define PCI_CLASS_STORAGE_OTHER 0x0180
  16. #define PCI_CLASS_NETWORK_ETHERNET 0x0200
  17. #define PCI_CLASS_DISPLAY_VGA 0x0300
  18. #define PCI_CLASS_DISPLAY_OTHER 0x0380
  19. #define PCI_CLASS_MULTIMEDIA_AUDIO 0x0401
  20. #define PCI_CLASS_MEMORY_RAM 0x0500
  21. #define PCI_CLASS_SYSTEM_OTHER 0x0880
  22. #define PCI_CLASS_SERIAL_USB 0x0c03
  23. #define PCI_CLASS_BRIDGE_HOST 0x0600
  24. #define PCI_CLASS_BRIDGE_ISA 0x0601
  25. #define PCI_CLASS_BRIDGE_PCI 0x0604
  26. #define PCI_CLASS_BRIDGE_OTHER 0x0680
  27. #define PCI_CLASS_PROCESSOR_CO 0x0b40
  28. #define PCI_CLASS_PROCESSOR_POWERPC 0x0b20
  29. #define PCI_CLASS_OTHERS 0xff
  30. /* Vendors and devices. */
  31. #define PCI_VENDOR_ID_LSI_LOGIC 0x1000
  32. #define PCI_DEVICE_ID_LSI_53C895A 0x0012
  33. #define PCI_VENDOR_ID_DEC 0x1011
  34. #define PCI_DEVICE_ID_DEC_21154 0x0026
  35. #define PCI_VENDOR_ID_CIRRUS 0x1013
  36. #define PCI_VENDOR_ID_IBM 0x1014
  37. #define PCI_DEVICE_ID_IBM_OPENPIC2 0xffff
  38. #define PCI_VENDOR_ID_AMD 0x1022
  39. #define PCI_DEVICE_ID_AMD_LANCE 0x2000
  40. #define PCI_VENDOR_ID_HITACHI 0x1054
  41. #define PCI_VENDOR_ID_MOTOROLA 0x1057
  42. #define PCI_DEVICE_ID_MOTOROLA_MPC106 0x0002
  43. #define PCI_DEVICE_ID_MOTOROLA_RAVEN 0x4801
  44. #define PCI_VENDOR_ID_APPLE 0x106b
  45. #define PCI_DEVICE_ID_APPLE_343S1201 0x0010
  46. #define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI 0x001e
  47. #define PCI_DEVICE_ID_APPLE_UNI_N_PCI 0x001f
  48. #define PCI_DEVICE_ID_APPLE_UNI_N_AGP 0x0020
  49. #define PCI_DEVICE_ID_APPLE_UNI_N_KEYL 0x0022
  50. #define PCI_VENDOR_ID_SUN 0x108e
  51. #define PCI_DEVICE_ID_SUN_EBUS 0x1000
  52. #define PCI_DEVICE_ID_SUN_SIMBA 0x5000
  53. #define PCI_DEVICE_ID_SUN_SABRE 0xa000
  54. #define PCI_VENDOR_ID_CMD 0x1095
  55. #define PCI_DEVICE_ID_CMD_646 0x0646
  56. #define PCI_VENDOR_ID_REALTEK 0x10ec
  57. #define PCI_DEVICE_ID_REALTEK_RTL8029 0x8029
  58. #define PCI_DEVICE_ID_REALTEK_8139 0x8139
  59. #define PCI_VENDOR_ID_XILINX 0x10ee
  60. #define PCI_VENDOR_ID_MARVELL 0x11ab
  61. #define PCI_VENDOR_ID_QEMU 0x1234
  62. #define PCI_DEVICE_ID_QEMU_VGA 0x1111
  63. #define PCI_VENDOR_ID_ENSONIQ 0x1274
  64. #define PCI_DEVICE_ID_ENSONIQ_ES1370 0x5000
  65. #define PCI_VENDOR_ID_VMWARE 0x15ad
  66. #define PCI_DEVICE_ID_VMWARE_SVGA2 0x0405
  67. #define PCI_DEVICE_ID_VMWARE_SVGA 0x0710
  68. #define PCI_DEVICE_ID_VMWARE_NET 0x0720
  69. #define PCI_DEVICE_ID_VMWARE_SCSI 0x0730
  70. #define PCI_DEVICE_ID_VMWARE_IDE 0x1729
  71. #define PCI_VENDOR_ID_INTEL 0x8086
  72. #define PCI_DEVICE_ID_INTEL_82441 0x1237
  73. #define PCI_DEVICE_ID_INTEL_82801AA_5 0x2415
  74. #define PCI_DEVICE_ID_INTEL_82371SB_0 0x7000
  75. #define PCI_DEVICE_ID_INTEL_82371SB_1 0x7010
  76. #define PCI_DEVICE_ID_INTEL_82371SB_2 0x7020
  77. #define PCI_DEVICE_ID_INTEL_82371AB_0 0x7110
  78. #define PCI_DEVICE_ID_INTEL_82371AB 0x7111
  79. #define PCI_DEVICE_ID_INTEL_82371AB_2 0x7112
  80. #define PCI_DEVICE_ID_INTEL_82371AB_3 0x7113
  81. #define PCI_VENDOR_ID_FSL 0x1957
  82. #define PCI_DEVICE_ID_FSL_E500 0x0030
  83. /* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
  84. #define PCI_VENDOR_ID_REDHAT_QUMRANET 0x1af4
  85. #define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
  86. #define PCI_SUBDEVICE_ID_QEMU 0x1100
  87. #define PCI_DEVICE_ID_VIRTIO_NET 0x1000
  88. #define PCI_DEVICE_ID_VIRTIO_BLOCK 0x1001
  89. #define PCI_DEVICE_ID_VIRTIO_BALLOON 0x1002
  90. #define PCI_DEVICE_ID_VIRTIO_CONSOLE 0x1003
  91. typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
  92. uint32_t address, uint32_t data, int len);
  93. typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
  94. uint32_t address, int len);
  95. typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
  96. uint32_t addr, uint32_t size, int type);
  97. typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
  98. #define PCI_ADDRESS_SPACE_MEM 0x00
  99. #define PCI_ADDRESS_SPACE_IO 0x01
  100. #define PCI_ADDRESS_SPACE_MEM_PREFETCH 0x08
  101. typedef struct PCIIORegion {
  102. uint32_t addr; /* current PCI mapping address. -1 means not mapped */
  103. uint32_t size;
  104. uint8_t type;
  105. PCIMapIORegionFunc *map_func;
  106. } PCIIORegion;
  107. #define PCI_ROM_SLOT 6
  108. #define PCI_NUM_REGIONS 7
  109. #define PCI_DEVICES_MAX 64
  110. #define PCI_VENDOR_ID 0x00 /* 16 bits */
  111. #define PCI_DEVICE_ID 0x02 /* 16 bits */
  112. #define PCI_COMMAND 0x04 /* 16 bits */
  113. #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
  114. #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
  115. #define PCI_REVISION 0x08
  116. #define PCI_CLASS_DEVICE 0x0a /* Device class */
  117. #define PCI_SUBVENDOR_ID 0x2c /* 16 bits */
  118. #define PCI_SUBDEVICE_ID 0x2e /* 16 bits */
  119. #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
  120. #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
  121. #define PCI_MIN_GNT 0x3e /* 8 bits */
  122. #define PCI_MAX_LAT 0x3f /* 8 bits */
  123. /* Bits in the PCI Status Register (PCI 2.3 spec) */
  124. #define PCI_STATUS_RESERVED1 0x007
  125. #define PCI_STATUS_INT_STATUS 0x008
  126. #define PCI_STATUS_CAPABILITIES 0x010
  127. #define PCI_STATUS_66MHZ 0x020
  128. #define PCI_STATUS_RESERVED2 0x040
  129. #define PCI_STATUS_FAST_BACK 0x080
  130. #define PCI_STATUS_DEVSEL 0x600
  131. #define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
  132. PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
  133. PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)
  134. #define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)
  135. /* Bits in the PCI Command Register (PCI 2.3 spec) */
  136. #define PCI_COMMAND_RESERVED 0xf800
  137. #define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)
  138. struct PCIDevice {
  139. /* PCI config space */
  140. uint8_t config[256];
  141. /* the following fields are read only */
  142. PCIBus *bus;
  143. int devfn;
  144. char name[64];
  145. PCIIORegion io_regions[PCI_NUM_REGIONS];
  146. /* do not access the following fields */
  147. PCIConfigReadFunc *config_read;
  148. PCIConfigWriteFunc *config_write;
  149. PCIUnregisterFunc *unregister;
  150. /* ??? This is a PC-specific hack, and should be removed. */
  151. int irq_index;
  152. /* IRQ objects for the INTA-INTD pins. */
  153. qemu_irq *irq;
  154. /* Current IRQ levels. Used internally by the generic PCI code. */
  155. int irq_state[4];
  156. };
  157. PCIDevice *pci_register_device(PCIBus *bus, const char *name,
  158. int instance_size, int devfn,
  159. PCIConfigReadFunc *config_read,
  160. PCIConfigWriteFunc *config_write);
  161. int pci_unregister_device(PCIDevice *pci_dev);
  162. void pci_register_io_region(PCIDevice *pci_dev, int region_num,
  163. uint32_t size, int type,
  164. PCIMapIORegionFunc *map_func);
  165. uint32_t pci_default_read_config(PCIDevice *d,
  166. uint32_t address, int len);
  167. void pci_default_write_config(PCIDevice *d,
  168. uint32_t address, uint32_t val, int len);
  169. void pci_device_save(PCIDevice *s, QEMUFile *f);
  170. int pci_device_load(PCIDevice *s, QEMUFile *f);
  171. typedef void (*pci_set_irq_fn)(qemu_irq *pic, int irq_num, int level);
  172. typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
  173. PCIBus *pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
  174. qemu_irq *pic, int devfn_min, int nirq);
  175. PCIDevice *pci_nic_init(PCIBus *bus, NICInfo *nd, int devfn,
  176. const char *default_model);
  177. void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
  178. uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
  179. int pci_bus_num(PCIBus *s);
  180. void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
  181. PCIBus *pci_find_bus(int bus_num);
  182. PCIDevice *pci_find_device(int bus_num, int slot, int function);
  183. int pci_read_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp);
  184. int pci_assign_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp);
  185. void pci_info(void);
  186. PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
  187. pci_map_irq_fn map_irq, const char *name);
  188. static inline void
  189. pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
  190. {
  191. cpu_to_le16wu((uint16_t *)&pci_config[PCI_VENDOR_ID], val);
  192. }
  193. static inline void
  194. pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
  195. {
  196. cpu_to_le16wu((uint16_t *)&pci_config[PCI_DEVICE_ID], val);
  197. }
  198. static inline void
  199. pci_config_set_class(uint8_t *pci_config, uint16_t val)
  200. {
  201. cpu_to_le16wu((uint16_t *)&pci_config[PCI_CLASS_DEVICE], val);
  202. }
  203. /* lsi53c895a.c */
  204. #define LSI_MAX_DEVS 7
  205. void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id);
  206. void *lsi_scsi_init(PCIBus *bus, int devfn);
  207. /* vmware_vga.c */
  208. void pci_vmsvga_init(PCIBus *bus, uint8_t *vga_ram_base,
  209. unsigned long vga_ram_offset, int vga_ram_size);
  210. /* usb-uhci.c */
  211. void usb_uhci_piix3_init(PCIBus *bus, int devfn);
  212. void usb_uhci_piix4_init(PCIBus *bus, int devfn);
  213. /* usb-ohci.c */
  214. void usb_ohci_init_pci(struct PCIBus *bus, int num_ports, int devfn);
  215. /* eepro100.c */
  216. PCIDevice *pci_i82551_init(PCIBus *bus, NICInfo *nd, int devfn);
  217. PCIDevice *pci_i82557b_init(PCIBus *bus, NICInfo *nd, int devfn);
  218. PCIDevice *pci_i82559er_init(PCIBus *bus, NICInfo *nd, int devfn);
  219. /* ne2000.c */
  220. PCIDevice *pci_ne2000_init(PCIBus *bus, NICInfo *nd, int devfn);
  221. /* rtl8139.c */
  222. PCIDevice *pci_rtl8139_init(PCIBus *bus, NICInfo *nd, int devfn);
  223. /* e1000.c */
  224. PCIDevice *pci_e1000_init(PCIBus *bus, NICInfo *nd, int devfn);
  225. /* pcnet.c */
  226. PCIDevice *pci_pcnet_init(PCIBus *bus, NICInfo *nd, int devfn);
  227. /* prep_pci.c */
  228. PCIBus *pci_prep_init(qemu_irq *pic);
  229. /* apb_pci.c */
  230. PCIBus *pci_apb_init(target_phys_addr_t special_base,
  231. target_phys_addr_t mem_base,
  232. qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
  233. /* sh_pci.c */
  234. PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
  235. qemu_irq *pic, int devfn_min, int nirq);
  236. #endif