pc.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. #ifndef HW_PC_H
  2. #define HW_PC_H
  3. /* PC-style peripherals (also used by other machines). */
  4. /* serial.c */
  5. SerialState *serial_init(int base, qemu_irq irq, int baudbase,
  6. CharDriverState *chr);
  7. SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
  8. qemu_irq irq, int baudbase,
  9. CharDriverState *chr, int ioregister);
  10. uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
  11. void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
  12. uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
  13. void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
  14. uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
  15. void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);
  16. /* parallel.c */
  17. typedef struct ParallelState ParallelState;
  18. ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
  19. ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);
  20. /* i8259.c */
  21. typedef struct PicState2 PicState2;
  22. extern PicState2 *isa_pic;
  23. void pic_set_irq(int irq, int level);
  24. void pic_set_irq_new(void *opaque, int irq, int level);
  25. qemu_irq *i8259_init(qemu_irq parent_irq);
  26. void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
  27. void *alt_irq_opaque);
  28. int pic_read_irq(PicState2 *s);
  29. void pic_update_irq(PicState2 *s);
  30. uint32_t pic_intack_read(PicState2 *s);
  31. void pic_info(void);
  32. void irq_info(void);
  33. /* APIC */
  34. typedef struct IOAPICState IOAPICState;
  35. int apic_init(CPUState *env);
  36. int apic_accept_pic_intr(CPUState *env);
  37. void apic_deliver_pic_intr(CPUState *env, int level);
  38. int apic_get_interrupt(CPUState *env);
  39. IOAPICState *ioapic_init(void);
  40. void ioapic_set_irq(void *opaque, int vector, int level);
  41. void apic_reset_irq_delivered(void);
  42. int apic_get_irq_delivered(void);
  43. /* i8254.c */
  44. #define PIT_FREQ 1193182
  45. typedef struct PITState PITState;
  46. PITState *pit_init(int base, qemu_irq irq);
  47. void pit_set_gate(PITState *pit, int channel, int val);
  48. int pit_get_gate(PITState *pit, int channel);
  49. int pit_get_initial_count(PITState *pit, int channel);
  50. int pit_get_mode(PITState *pit, int channel);
  51. int pit_get_out(PITState *pit, int channel, int64_t current_time);
  52. void hpet_pit_disable(void);
  53. void hpet_pit_enable(void);
  54. /* vmport.c */
  55. void vmport_init(void);
  56. void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);
  57. /* vmmouse.c */
  58. void *vmmouse_init(void *m);
  59. /* pckbd.c */
  60. void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
  61. void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
  62. target_phys_addr_t base, ram_addr_t size,
  63. target_phys_addr_t mask);
  64. /* mc146818rtc.c */
  65. typedef struct RTCState RTCState;
  66. RTCState *rtc_init(int base, qemu_irq irq, int base_year);
  67. RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq,
  68. int base_year);
  69. void rtc_set_memory(RTCState *s, int addr, int val);
  70. void rtc_set_date(RTCState *s, const struct tm *tm);
  71. void cmos_set_s3_resume(void);
  72. /* pc.c */
  73. extern int fd_bootchk;
  74. void ioport_set_a20(int enable);
  75. int ioport_get_a20(void);
  76. /* acpi.c */
  77. extern int acpi_enabled;
  78. i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
  79. qemu_irq sci_irq);
  80. void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
  81. void acpi_bios_init(void);
  82. int acpi_table_add(const char *table_desc);
  83. /* hpet.c */
  84. extern int no_hpet;
  85. /* pcspk.c */
  86. void pcspk_init(PITState *);
  87. int pcspk_audio_init(AudioState *, qemu_irq *pic);
  88. /* piix_pci.c */
  89. PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
  90. void i440fx_set_smm(PCIDevice *d, int val);
  91. int piix3_init(PCIBus *bus, int devfn);
  92. void i440fx_init_memory_mappings(PCIDevice *d);
  93. extern PCIDevice *piix4_dev;
  94. int piix4_init(PCIBus *bus, int devfn);
  95. /* vga.c */
  96. enum vga_retrace_method {
  97. VGA_RETRACE_DUMB,
  98. VGA_RETRACE_PRECISE
  99. };
  100. extern enum vga_retrace_method vga_retrace_method;
  101. #if !defined(TARGET_SPARC) || defined(TARGET_SPARC64)
  102. #define VGA_RAM_SIZE (8192 * 1024)
  103. #else
  104. #define VGA_RAM_SIZE (9 * 1024 * 1024)
  105. #endif
  106. int isa_vga_init(uint8_t *vga_ram_base,
  107. unsigned long vga_ram_offset, int vga_ram_size);
  108. int pci_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
  109. unsigned long vga_ram_offset, int vga_ram_size,
  110. unsigned long vga_bios_offset, int vga_bios_size);
  111. int isa_vga_mm_init(uint8_t *vga_ram_base,
  112. unsigned long vga_ram_offset, int vga_ram_size,
  113. target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
  114. int it_shift);
  115. /* cirrus_vga.c */
  116. void pci_cirrus_vga_init(PCIBus *bus, uint8_t *vga_ram_base,
  117. ram_addr_t vga_ram_offset, int vga_ram_size);
  118. void isa_cirrus_vga_init(uint8_t *vga_ram_base,
  119. ram_addr_t vga_ram_offset, int vga_ram_size);
  120. /* ide.c */
  121. void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
  122. BlockDriverState *hd0, BlockDriverState *hd1);
  123. void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
  124. int secondary_ide_enabled);
  125. void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
  126. qemu_irq *pic);
  127. void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
  128. qemu_irq *pic);
  129. /* ne2000.c */
  130. void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
  131. #endif