2
0

omap_lcdc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * OMAP LCD controller.
  3. *
  4. * Copyright (C) 2006-2007 Andrzej Zaborowski <balrog@zabor.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #include "hw.h"
  21. #include "console.h"
  22. #include "omap.h"
  23. struct omap_lcd_panel_s {
  24. qemu_irq irq;
  25. DisplayState *state;
  26. ram_addr_t imif_base;
  27. ram_addr_t emiff_base;
  28. int plm;
  29. int tft;
  30. int mono;
  31. int enable;
  32. int width;
  33. int height;
  34. int interrupts;
  35. uint32_t timing[3];
  36. uint32_t subpanel;
  37. uint32_t ctrl;
  38. struct omap_dma_lcd_channel_s *dma;
  39. uint16_t palette[256];
  40. int palette_done;
  41. int frame_done;
  42. int invalidate;
  43. int sync_error;
  44. };
  45. static void omap_lcd_interrupts(struct omap_lcd_panel_s *s)
  46. {
  47. if (s->frame_done && (s->interrupts & 1)) {
  48. qemu_irq_raise(s->irq);
  49. return;
  50. }
  51. if (s->palette_done && (s->interrupts & 2)) {
  52. qemu_irq_raise(s->irq);
  53. return;
  54. }
  55. if (s->sync_error) {
  56. qemu_irq_raise(s->irq);
  57. return;
  58. }
  59. qemu_irq_lower(s->irq);
  60. }
  61. #include "pixel_ops.h"
  62. typedef void draw_line_func(
  63. uint8_t *d, const uint8_t *s, int width, const uint16_t *pal);
  64. #define DEPTH 8
  65. #include "omap_lcd_template.h"
  66. #define DEPTH 15
  67. #include "omap_lcd_template.h"
  68. #define DEPTH 16
  69. #include "omap_lcd_template.h"
  70. #define DEPTH 32
  71. #include "omap_lcd_template.h"
  72. static draw_line_func *draw_line_table2[33] = {
  73. [0 ... 32] = 0,
  74. [8] = draw_line2_8,
  75. [15] = draw_line2_15,
  76. [16] = draw_line2_16,
  77. [32] = draw_line2_32,
  78. }, *draw_line_table4[33] = {
  79. [0 ... 32] = 0,
  80. [8] = draw_line4_8,
  81. [15] = draw_line4_15,
  82. [16] = draw_line4_16,
  83. [32] = draw_line4_32,
  84. }, *draw_line_table8[33] = {
  85. [0 ... 32] = 0,
  86. [8] = draw_line8_8,
  87. [15] = draw_line8_15,
  88. [16] = draw_line8_16,
  89. [32] = draw_line8_32,
  90. }, *draw_line_table12[33] = {
  91. [0 ... 32] = 0,
  92. [8] = draw_line12_8,
  93. [15] = draw_line12_15,
  94. [16] = draw_line12_16,
  95. [32] = draw_line12_32,
  96. }, *draw_line_table16[33] = {
  97. [0 ... 32] = 0,
  98. [8] = draw_line16_8,
  99. [15] = draw_line16_15,
  100. [16] = draw_line16_16,
  101. [32] = draw_line16_32,
  102. };
  103. static void omap_update_display(void *opaque)
  104. {
  105. struct omap_lcd_panel_s *omap_lcd = (struct omap_lcd_panel_s *) opaque;
  106. draw_line_func *draw_line;
  107. int size, dirty[2], minline, maxline, height;
  108. int line, width, linesize, step, bpp, frame_offset;
  109. ram_addr_t frame_base, scanline, newline, x;
  110. uint8_t *s, *d;
  111. if (!omap_lcd || omap_lcd->plm == 1 ||
  112. !omap_lcd->enable || !ds_get_bits_per_pixel(omap_lcd->state))
  113. return;
  114. frame_offset = 0;
  115. if (omap_lcd->plm != 2) {
  116. memcpy(omap_lcd->palette, phys_ram_base +
  117. omap_lcd->dma->phys_framebuffer[
  118. omap_lcd->dma->current_frame], 0x200);
  119. switch (omap_lcd->palette[0] >> 12 & 7) {
  120. case 3 ... 7:
  121. frame_offset += 0x200;
  122. break;
  123. default:
  124. frame_offset += 0x20;
  125. }
  126. }
  127. /* Colour depth */
  128. switch ((omap_lcd->palette[0] >> 12) & 7) {
  129. case 1:
  130. draw_line = draw_line_table2[ds_get_bits_per_pixel(omap_lcd->state)];
  131. bpp = 2;
  132. break;
  133. case 2:
  134. draw_line = draw_line_table4[ds_get_bits_per_pixel(omap_lcd->state)];
  135. bpp = 4;
  136. break;
  137. case 3:
  138. draw_line = draw_line_table8[ds_get_bits_per_pixel(omap_lcd->state)];
  139. bpp = 8;
  140. break;
  141. case 4 ... 7:
  142. if (!omap_lcd->tft)
  143. draw_line = draw_line_table12[ds_get_bits_per_pixel(omap_lcd->state)];
  144. else
  145. draw_line = draw_line_table16[ds_get_bits_per_pixel(omap_lcd->state)];
  146. bpp = 16;
  147. break;
  148. default:
  149. /* Unsupported at the moment. */
  150. return;
  151. }
  152. /* Resolution */
  153. width = omap_lcd->width;
  154. if (width != ds_get_width(omap_lcd->state) ||
  155. omap_lcd->height != ds_get_height(omap_lcd->state)) {
  156. qemu_console_resize(omap_lcd->state,
  157. omap_lcd->width, omap_lcd->height);
  158. omap_lcd->invalidate = 1;
  159. }
  160. if (omap_lcd->dma->current_frame == 0)
  161. size = omap_lcd->dma->src_f1_bottom - omap_lcd->dma->src_f1_top;
  162. else
  163. size = omap_lcd->dma->src_f2_bottom - omap_lcd->dma->src_f2_top;
  164. if (frame_offset + ((width * omap_lcd->height * bpp) >> 3) > size + 2) {
  165. omap_lcd->sync_error = 1;
  166. omap_lcd_interrupts(omap_lcd);
  167. omap_lcd->enable = 0;
  168. return;
  169. }
  170. /* Content */
  171. frame_base = omap_lcd->dma->phys_framebuffer[
  172. omap_lcd->dma->current_frame] + frame_offset;
  173. omap_lcd->dma->condition |= 1 << omap_lcd->dma->current_frame;
  174. if (omap_lcd->dma->interrupts & 1)
  175. qemu_irq_raise(omap_lcd->dma->irq);
  176. if (omap_lcd->dma->dual)
  177. omap_lcd->dma->current_frame ^= 1;
  178. if (!ds_get_bits_per_pixel(omap_lcd->state))
  179. return;
  180. line = 0;
  181. height = omap_lcd->height;
  182. if (omap_lcd->subpanel & (1 << 31)) {
  183. if (omap_lcd->subpanel & (1 << 29))
  184. line = (omap_lcd->subpanel >> 16) & 0x3ff;
  185. else
  186. height = (omap_lcd->subpanel >> 16) & 0x3ff;
  187. /* TODO: fill the rest of the panel with DPD */
  188. }
  189. step = width * bpp >> 3;
  190. scanline = frame_base + step * line;
  191. s = (uint8_t *) (phys_ram_base + scanline);
  192. d = ds_get_data(omap_lcd->state);
  193. linesize = ds_get_linesize(omap_lcd->state);
  194. dirty[0] = dirty[1] =
  195. cpu_physical_memory_get_dirty(scanline, VGA_DIRTY_FLAG);
  196. minline = height;
  197. maxline = line;
  198. for (; line < height; line ++) {
  199. newline = scanline + step;
  200. for (x = scanline + TARGET_PAGE_SIZE; x < newline;
  201. x += TARGET_PAGE_SIZE) {
  202. dirty[1] = cpu_physical_memory_get_dirty(x, VGA_DIRTY_FLAG);
  203. dirty[0] |= dirty[1];
  204. }
  205. if (dirty[0] || omap_lcd->invalidate) {
  206. draw_line(d, s, width, omap_lcd->palette);
  207. if (line < minline)
  208. minline = line;
  209. maxline = line + 1;
  210. }
  211. scanline = newline;
  212. dirty[0] = dirty[1];
  213. s += step;
  214. d += linesize;
  215. }
  216. if (maxline >= minline) {
  217. dpy_update(omap_lcd->state, 0, minline, width, maxline);
  218. cpu_physical_memory_reset_dirty(frame_base + step * minline,
  219. frame_base + step * maxline, VGA_DIRTY_FLAG);
  220. }
  221. }
  222. static int ppm_save(const char *filename, uint8_t *data,
  223. int w, int h, int linesize)
  224. {
  225. FILE *f;
  226. uint8_t *d, *d1;
  227. unsigned int v;
  228. int y, x, bpp;
  229. f = fopen(filename, "wb");
  230. if (!f)
  231. return -1;
  232. fprintf(f, "P6\n%d %d\n%d\n", w, h, 255);
  233. d1 = data;
  234. bpp = linesize / w;
  235. for (y = 0; y < h; y ++) {
  236. d = d1;
  237. for (x = 0; x < w; x ++) {
  238. v = *(uint32_t *) d;
  239. switch (bpp) {
  240. case 2:
  241. fputc((v >> 8) & 0xf8, f);
  242. fputc((v >> 3) & 0xfc, f);
  243. fputc((v << 3) & 0xf8, f);
  244. break;
  245. case 3:
  246. case 4:
  247. default:
  248. fputc((v >> 16) & 0xff, f);
  249. fputc((v >> 8) & 0xff, f);
  250. fputc((v) & 0xff, f);
  251. break;
  252. }
  253. d += bpp;
  254. }
  255. d1 += linesize;
  256. }
  257. fclose(f);
  258. return 0;
  259. }
  260. static void omap_screen_dump(void *opaque, const char *filename) {
  261. struct omap_lcd_panel_s *omap_lcd = opaque;
  262. omap_update_display(opaque);
  263. if (omap_lcd && ds_get_data(omap_lcd->state))
  264. ppm_save(filename, ds_get_data(omap_lcd->state),
  265. omap_lcd->width, omap_lcd->height,
  266. ds_get_linesize(omap_lcd->state));
  267. }
  268. static void omap_invalidate_display(void *opaque) {
  269. struct omap_lcd_panel_s *omap_lcd = opaque;
  270. omap_lcd->invalidate = 1;
  271. }
  272. static void omap_lcd_update(struct omap_lcd_panel_s *s) {
  273. if (!s->enable) {
  274. s->dma->current_frame = -1;
  275. s->sync_error = 0;
  276. if (s->plm != 1)
  277. s->frame_done = 1;
  278. omap_lcd_interrupts(s);
  279. return;
  280. }
  281. if (s->dma->current_frame == -1) {
  282. s->frame_done = 0;
  283. s->palette_done = 0;
  284. s->dma->current_frame = 0;
  285. }
  286. if (!s->dma->mpu->port[s->dma->src].addr_valid(s->dma->mpu,
  287. s->dma->src_f1_top) ||
  288. !s->dma->mpu->port[
  289. s->dma->src].addr_valid(s->dma->mpu,
  290. s->dma->src_f1_bottom) ||
  291. (s->dma->dual &&
  292. (!s->dma->mpu->port[
  293. s->dma->src].addr_valid(s->dma->mpu,
  294. s->dma->src_f2_top) ||
  295. !s->dma->mpu->port[
  296. s->dma->src].addr_valid(s->dma->mpu,
  297. s->dma->src_f2_bottom)))) {
  298. s->dma->condition |= 1 << 2;
  299. if (s->dma->interrupts & (1 << 1))
  300. qemu_irq_raise(s->dma->irq);
  301. s->enable = 0;
  302. return;
  303. }
  304. if (s->dma->src == imif) {
  305. /* Framebuffers are in SRAM */
  306. s->dma->phys_framebuffer[0] = s->imif_base +
  307. s->dma->src_f1_top - OMAP_IMIF_BASE;
  308. s->dma->phys_framebuffer[1] = s->imif_base +
  309. s->dma->src_f2_top - OMAP_IMIF_BASE;
  310. } else {
  311. /* Framebuffers are in RAM */
  312. s->dma->phys_framebuffer[0] = s->emiff_base +
  313. s->dma->src_f1_top - OMAP_EMIFF_BASE;
  314. s->dma->phys_framebuffer[1] = s->emiff_base +
  315. s->dma->src_f2_top - OMAP_EMIFF_BASE;
  316. }
  317. if (s->plm != 2 && !s->palette_done) {
  318. memcpy(s->palette, phys_ram_base +
  319. s->dma->phys_framebuffer[s->dma->current_frame], 0x200);
  320. s->palette_done = 1;
  321. omap_lcd_interrupts(s);
  322. }
  323. }
  324. static uint32_t omap_lcdc_read(void *opaque, target_phys_addr_t addr)
  325. {
  326. struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque;
  327. switch (addr) {
  328. case 0x00: /* LCD_CONTROL */
  329. return (s->tft << 23) | (s->plm << 20) |
  330. (s->tft << 7) | (s->interrupts << 3) |
  331. (s->mono << 1) | s->enable | s->ctrl | 0xfe000c34;
  332. case 0x04: /* LCD_TIMING0 */
  333. return (s->timing[0] << 10) | (s->width - 1) | 0x0000000f;
  334. case 0x08: /* LCD_TIMING1 */
  335. return (s->timing[1] << 10) | (s->height - 1);
  336. case 0x0c: /* LCD_TIMING2 */
  337. return s->timing[2] | 0xfc000000;
  338. case 0x10: /* LCD_STATUS */
  339. return (s->palette_done << 6) | (s->sync_error << 2) | s->frame_done;
  340. case 0x14: /* LCD_SUBPANEL */
  341. return s->subpanel;
  342. default:
  343. break;
  344. }
  345. OMAP_BAD_REG(addr);
  346. return 0;
  347. }
  348. static void omap_lcdc_write(void *opaque, target_phys_addr_t addr,
  349. uint32_t value)
  350. {
  351. struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *) opaque;
  352. switch (addr) {
  353. case 0x00: /* LCD_CONTROL */
  354. s->plm = (value >> 20) & 3;
  355. s->tft = (value >> 7) & 1;
  356. s->interrupts = (value >> 3) & 3;
  357. s->mono = (value >> 1) & 1;
  358. s->ctrl = value & 0x01cff300;
  359. if (s->enable != (value & 1)) {
  360. s->enable = value & 1;
  361. omap_lcd_update(s);
  362. }
  363. break;
  364. case 0x04: /* LCD_TIMING0 */
  365. s->timing[0] = value >> 10;
  366. s->width = (value & 0x3ff) + 1;
  367. break;
  368. case 0x08: /* LCD_TIMING1 */
  369. s->timing[1] = value >> 10;
  370. s->height = (value & 0x3ff) + 1;
  371. break;
  372. case 0x0c: /* LCD_TIMING2 */
  373. s->timing[2] = value;
  374. break;
  375. case 0x10: /* LCD_STATUS */
  376. break;
  377. case 0x14: /* LCD_SUBPANEL */
  378. s->subpanel = value & 0xa1ffffff;
  379. break;
  380. default:
  381. OMAP_BAD_REG(addr);
  382. }
  383. }
  384. static CPUReadMemoryFunc *omap_lcdc_readfn[] = {
  385. omap_lcdc_read,
  386. omap_lcdc_read,
  387. omap_lcdc_read,
  388. };
  389. static CPUWriteMemoryFunc *omap_lcdc_writefn[] = {
  390. omap_lcdc_write,
  391. omap_lcdc_write,
  392. omap_lcdc_write,
  393. };
  394. void omap_lcdc_reset(struct omap_lcd_panel_s *s)
  395. {
  396. s->dma->current_frame = -1;
  397. s->plm = 0;
  398. s->tft = 0;
  399. s->mono = 0;
  400. s->enable = 0;
  401. s->width = 0;
  402. s->height = 0;
  403. s->interrupts = 0;
  404. s->timing[0] = 0;
  405. s->timing[1] = 0;
  406. s->timing[2] = 0;
  407. s->subpanel = 0;
  408. s->palette_done = 0;
  409. s->frame_done = 0;
  410. s->sync_error = 0;
  411. s->invalidate = 1;
  412. s->subpanel = 0;
  413. s->ctrl = 0;
  414. }
  415. struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
  416. struct omap_dma_lcd_channel_s *dma,
  417. ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk)
  418. {
  419. int iomemtype;
  420. struct omap_lcd_panel_s *s = (struct omap_lcd_panel_s *)
  421. qemu_mallocz(sizeof(struct omap_lcd_panel_s));
  422. s->irq = irq;
  423. s->dma = dma;
  424. s->imif_base = imif_base;
  425. s->emiff_base = emiff_base;
  426. omap_lcdc_reset(s);
  427. iomemtype = cpu_register_io_memory(0, omap_lcdc_readfn,
  428. omap_lcdc_writefn, s);
  429. cpu_register_physical_memory(base, 0x100, iomemtype);
  430. s->state = graphic_console_init(omap_update_display,
  431. omap_invalidate_display,
  432. omap_screen_dump, NULL, s);
  433. return s;
  434. }