omap.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143
  1. /*
  2. * Texas Instruments OMAP processors.
  3. *
  4. * Copyright (C) 2006-2008 Andrzej Zaborowski <balrog@zabor.org>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 or
  9. * (at your option) version 3 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. #ifndef hw_omap_h
  21. # define hw_omap_h "omap.h"
  22. # define OMAP_EMIFS_BASE 0x00000000
  23. # define OMAP2_Q0_BASE 0x00000000
  24. # define OMAP_CS0_BASE 0x00000000
  25. # define OMAP_CS1_BASE 0x04000000
  26. # define OMAP_CS2_BASE 0x08000000
  27. # define OMAP_CS3_BASE 0x0c000000
  28. # define OMAP_EMIFF_BASE 0x10000000
  29. # define OMAP_IMIF_BASE 0x20000000
  30. # define OMAP_LOCALBUS_BASE 0x30000000
  31. # define OMAP2_Q1_BASE 0x40000000
  32. # define OMAP2_L4_BASE 0x48000000
  33. # define OMAP2_SRAM_BASE 0x40200000
  34. # define OMAP2_L3_BASE 0x68000000
  35. # define OMAP2_Q2_BASE 0x80000000
  36. # define OMAP2_Q3_BASE 0xc0000000
  37. # define OMAP_MPUI_BASE 0xe1000000
  38. # define OMAP730_SRAM_SIZE 0x00032000
  39. # define OMAP15XX_SRAM_SIZE 0x00030000
  40. # define OMAP16XX_SRAM_SIZE 0x00004000
  41. # define OMAP1611_SRAM_SIZE 0x0003e800
  42. # define OMAP242X_SRAM_SIZE 0x000a0000
  43. # define OMAP243X_SRAM_SIZE 0x00010000
  44. # define OMAP_CS0_SIZE 0x04000000
  45. # define OMAP_CS1_SIZE 0x04000000
  46. # define OMAP_CS2_SIZE 0x04000000
  47. # define OMAP_CS3_SIZE 0x04000000
  48. /* omap_clk.c */
  49. struct omap_mpu_state_s;
  50. typedef struct clk *omap_clk;
  51. omap_clk omap_findclk(struct omap_mpu_state_s *mpu, const char *name);
  52. void omap_clk_init(struct omap_mpu_state_s *mpu);
  53. void omap_clk_adduser(struct clk *clk, qemu_irq user);
  54. void omap_clk_get(omap_clk clk);
  55. void omap_clk_put(omap_clk clk);
  56. void omap_clk_onoff(omap_clk clk, int on);
  57. void omap_clk_canidle(omap_clk clk, int can);
  58. void omap_clk_setrate(omap_clk clk, int divide, int multiply);
  59. int64_t omap_clk_getrate(omap_clk clk);
  60. void omap_clk_reparent(omap_clk clk, omap_clk parent);
  61. /* omap[123].c */
  62. struct omap_l4_s;
  63. struct omap_l4_s *omap_l4_init(target_phys_addr_t base, int ta_num);
  64. struct omap_target_agent_s;
  65. struct omap_target_agent_s *omap_l4ta_get(struct omap_l4_s *bus, int cs);
  66. target_phys_addr_t omap_l4_attach(struct omap_target_agent_s *ta, int region,
  67. int iotype);
  68. # define l4_register_io_memory cpu_register_io_memory
  69. struct omap_intr_handler_s;
  70. struct omap_intr_handler_s *omap_inth_init(target_phys_addr_t base,
  71. unsigned long size, unsigned char nbanks, qemu_irq **pins,
  72. qemu_irq parent_irq, qemu_irq parent_fiq, omap_clk clk);
  73. struct omap_intr_handler_s *omap2_inth_init(target_phys_addr_t base,
  74. int size, int nbanks, qemu_irq **pins,
  75. qemu_irq parent_irq, qemu_irq parent_fiq,
  76. omap_clk fclk, omap_clk iclk);
  77. void omap_inth_reset(struct omap_intr_handler_s *s);
  78. struct omap_prcm_s;
  79. struct omap_prcm_s *omap_prcm_init(struct omap_target_agent_s *ta,
  80. qemu_irq mpu_int, qemu_irq dsp_int, qemu_irq iva_int,
  81. struct omap_mpu_state_s *mpu);
  82. struct omap_sysctl_s;
  83. struct omap_sysctl_s *omap_sysctl_init(struct omap_target_agent_s *ta,
  84. omap_clk iclk, struct omap_mpu_state_s *mpu);
  85. struct omap_sdrc_s;
  86. struct omap_sdrc_s *omap_sdrc_init(target_phys_addr_t base);
  87. struct omap_gpmc_s;
  88. struct omap_gpmc_s *omap_gpmc_init(target_phys_addr_t base, qemu_irq irq);
  89. void omap_gpmc_attach(struct omap_gpmc_s *s, int cs, int iomemtype,
  90. void (*base_upd)(void *opaque, target_phys_addr_t new),
  91. void (*unmap)(void *opaque), void *opaque);
  92. /*
  93. * Common IRQ numbers for level 1 interrupt handler
  94. * See /usr/include/asm-arm/arch-omap/irqs.h in Linux.
  95. */
  96. # define OMAP_INT_CAMERA 1
  97. # define OMAP_INT_FIQ 3
  98. # define OMAP_INT_RTDX 6
  99. # define OMAP_INT_DSP_MMU_ABORT 7
  100. # define OMAP_INT_HOST 8
  101. # define OMAP_INT_ABORT 9
  102. # define OMAP_INT_BRIDGE_PRIV 13
  103. # define OMAP_INT_GPIO_BANK1 14
  104. # define OMAP_INT_UART3 15
  105. # define OMAP_INT_TIMER3 16
  106. # define OMAP_INT_DMA_CH0_6 19
  107. # define OMAP_INT_DMA_CH1_7 20
  108. # define OMAP_INT_DMA_CH2_8 21
  109. # define OMAP_INT_DMA_CH3 22
  110. # define OMAP_INT_DMA_CH4 23
  111. # define OMAP_INT_DMA_CH5 24
  112. # define OMAP_INT_DMA_LCD 25
  113. # define OMAP_INT_TIMER1 26
  114. # define OMAP_INT_WD_TIMER 27
  115. # define OMAP_INT_BRIDGE_PUB 28
  116. # define OMAP_INT_TIMER2 30
  117. # define OMAP_INT_LCD_CTRL 31
  118. /*
  119. * Common OMAP-15xx IRQ numbers for level 1 interrupt handler
  120. */
  121. # define OMAP_INT_15XX_IH2_IRQ 0
  122. # define OMAP_INT_15XX_LB_MMU 17
  123. # define OMAP_INT_15XX_LOCAL_BUS 29
  124. /*
  125. * OMAP-1510 specific IRQ numbers for level 1 interrupt handler
  126. */
  127. # define OMAP_INT_1510_SPI_TX 4
  128. # define OMAP_INT_1510_SPI_RX 5
  129. # define OMAP_INT_1510_DSP_MAILBOX1 10
  130. # define OMAP_INT_1510_DSP_MAILBOX2 11
  131. /*
  132. * OMAP-310 specific IRQ numbers for level 1 interrupt handler
  133. */
  134. # define OMAP_INT_310_McBSP2_TX 4
  135. # define OMAP_INT_310_McBSP2_RX 5
  136. # define OMAP_INT_310_HSB_MAILBOX1 12
  137. # define OMAP_INT_310_HSAB_MMU 18
  138. /*
  139. * OMAP-1610 specific IRQ numbers for level 1 interrupt handler
  140. */
  141. # define OMAP_INT_1610_IH2_IRQ 0
  142. # define OMAP_INT_1610_IH2_FIQ 2
  143. # define OMAP_INT_1610_McBSP2_TX 4
  144. # define OMAP_INT_1610_McBSP2_RX 5
  145. # define OMAP_INT_1610_DSP_MAILBOX1 10
  146. # define OMAP_INT_1610_DSP_MAILBOX2 11
  147. # define OMAP_INT_1610_LCD_LINE 12
  148. # define OMAP_INT_1610_GPTIMER1 17
  149. # define OMAP_INT_1610_GPTIMER2 18
  150. # define OMAP_INT_1610_SSR_FIFO_0 29
  151. /*
  152. * OMAP-730 specific IRQ numbers for level 1 interrupt handler
  153. */
  154. # define OMAP_INT_730_IH2_FIQ 0
  155. # define OMAP_INT_730_IH2_IRQ 1
  156. # define OMAP_INT_730_USB_NON_ISO 2
  157. # define OMAP_INT_730_USB_ISO 3
  158. # define OMAP_INT_730_ICR 4
  159. # define OMAP_INT_730_EAC 5
  160. # define OMAP_INT_730_GPIO_BANK1 6
  161. # define OMAP_INT_730_GPIO_BANK2 7
  162. # define OMAP_INT_730_GPIO_BANK3 8
  163. # define OMAP_INT_730_McBSP2TX 10
  164. # define OMAP_INT_730_McBSP2RX 11
  165. # define OMAP_INT_730_McBSP2RX_OVF 12
  166. # define OMAP_INT_730_LCD_LINE 14
  167. # define OMAP_INT_730_GSM_PROTECT 15
  168. # define OMAP_INT_730_TIMER3 16
  169. # define OMAP_INT_730_GPIO_BANK5 17
  170. # define OMAP_INT_730_GPIO_BANK6 18
  171. # define OMAP_INT_730_SPGIO_WR 29
  172. /*
  173. * Common IRQ numbers for level 2 interrupt handler
  174. */
  175. # define OMAP_INT_KEYBOARD 1
  176. # define OMAP_INT_uWireTX 2
  177. # define OMAP_INT_uWireRX 3
  178. # define OMAP_INT_I2C 4
  179. # define OMAP_INT_MPUIO 5
  180. # define OMAP_INT_USB_HHC_1 6
  181. # define OMAP_INT_McBSP3TX 10
  182. # define OMAP_INT_McBSP3RX 11
  183. # define OMAP_INT_McBSP1TX 12
  184. # define OMAP_INT_McBSP1RX 13
  185. # define OMAP_INT_UART1 14
  186. # define OMAP_INT_UART2 15
  187. # define OMAP_INT_USB_W2FC 20
  188. # define OMAP_INT_1WIRE 21
  189. # define OMAP_INT_OS_TIMER 22
  190. # define OMAP_INT_OQN 23
  191. # define OMAP_INT_GAUGE_32K 24
  192. # define OMAP_INT_RTC_TIMER 25
  193. # define OMAP_INT_RTC_ALARM 26
  194. # define OMAP_INT_DSP_MMU 28
  195. /*
  196. * OMAP-1510 specific IRQ numbers for level 2 interrupt handler
  197. */
  198. # define OMAP_INT_1510_BT_MCSI1TX 16
  199. # define OMAP_INT_1510_BT_MCSI1RX 17
  200. # define OMAP_INT_1510_SoSSI_MATCH 19
  201. # define OMAP_INT_1510_MEM_STICK 27
  202. # define OMAP_INT_1510_COM_SPI_RO 31
  203. /*
  204. * OMAP-310 specific IRQ numbers for level 2 interrupt handler
  205. */
  206. # define OMAP_INT_310_FAC 0
  207. # define OMAP_INT_310_USB_HHC_2 7
  208. # define OMAP_INT_310_MCSI1_FE 16
  209. # define OMAP_INT_310_MCSI2_FE 17
  210. # define OMAP_INT_310_USB_W2FC_ISO 29
  211. # define OMAP_INT_310_USB_W2FC_NON_ISO 30
  212. # define OMAP_INT_310_McBSP2RX_OF 31
  213. /*
  214. * OMAP-1610 specific IRQ numbers for level 2 interrupt handler
  215. */
  216. # define OMAP_INT_1610_FAC 0
  217. # define OMAP_INT_1610_USB_HHC_2 7
  218. # define OMAP_INT_1610_USB_OTG 8
  219. # define OMAP_INT_1610_SoSSI 9
  220. # define OMAP_INT_1610_BT_MCSI1TX 16
  221. # define OMAP_INT_1610_BT_MCSI1RX 17
  222. # define OMAP_INT_1610_SoSSI_MATCH 19
  223. # define OMAP_INT_1610_MEM_STICK 27
  224. # define OMAP_INT_1610_McBSP2RX_OF 31
  225. # define OMAP_INT_1610_STI 32
  226. # define OMAP_INT_1610_STI_WAKEUP 33
  227. # define OMAP_INT_1610_GPTIMER3 34
  228. # define OMAP_INT_1610_GPTIMER4 35
  229. # define OMAP_INT_1610_GPTIMER5 36
  230. # define OMAP_INT_1610_GPTIMER6 37
  231. # define OMAP_INT_1610_GPTIMER7 38
  232. # define OMAP_INT_1610_GPTIMER8 39
  233. # define OMAP_INT_1610_GPIO_BANK2 40
  234. # define OMAP_INT_1610_GPIO_BANK3 41
  235. # define OMAP_INT_1610_MMC2 42
  236. # define OMAP_INT_1610_CF 43
  237. # define OMAP_INT_1610_WAKE_UP_REQ 46
  238. # define OMAP_INT_1610_GPIO_BANK4 48
  239. # define OMAP_INT_1610_SPI 49
  240. # define OMAP_INT_1610_DMA_CH6 53
  241. # define OMAP_INT_1610_DMA_CH7 54
  242. # define OMAP_INT_1610_DMA_CH8 55
  243. # define OMAP_INT_1610_DMA_CH9 56
  244. # define OMAP_INT_1610_DMA_CH10 57
  245. # define OMAP_INT_1610_DMA_CH11 58
  246. # define OMAP_INT_1610_DMA_CH12 59
  247. # define OMAP_INT_1610_DMA_CH13 60
  248. # define OMAP_INT_1610_DMA_CH14 61
  249. # define OMAP_INT_1610_DMA_CH15 62
  250. # define OMAP_INT_1610_NAND 63
  251. /*
  252. * OMAP-730 specific IRQ numbers for level 2 interrupt handler
  253. */
  254. # define OMAP_INT_730_HW_ERRORS 0
  255. # define OMAP_INT_730_NFIQ_PWR_FAIL 1
  256. # define OMAP_INT_730_CFCD 2
  257. # define OMAP_INT_730_CFIREQ 3
  258. # define OMAP_INT_730_I2C 4
  259. # define OMAP_INT_730_PCC 5
  260. # define OMAP_INT_730_MPU_EXT_NIRQ 6
  261. # define OMAP_INT_730_SPI_100K_1 7
  262. # define OMAP_INT_730_SYREN_SPI 8
  263. # define OMAP_INT_730_VLYNQ 9
  264. # define OMAP_INT_730_GPIO_BANK4 10
  265. # define OMAP_INT_730_McBSP1TX 11
  266. # define OMAP_INT_730_McBSP1RX 12
  267. # define OMAP_INT_730_McBSP1RX_OF 13
  268. # define OMAP_INT_730_UART_MODEM_IRDA_2 14
  269. # define OMAP_INT_730_UART_MODEM_1 15
  270. # define OMAP_INT_730_MCSI 16
  271. # define OMAP_INT_730_uWireTX 17
  272. # define OMAP_INT_730_uWireRX 18
  273. # define OMAP_INT_730_SMC_CD 19
  274. # define OMAP_INT_730_SMC_IREQ 20
  275. # define OMAP_INT_730_HDQ_1WIRE 21
  276. # define OMAP_INT_730_TIMER32K 22
  277. # define OMAP_INT_730_MMC_SDIO 23
  278. # define OMAP_INT_730_UPLD 24
  279. # define OMAP_INT_730_USB_HHC_1 27
  280. # define OMAP_INT_730_USB_HHC_2 28
  281. # define OMAP_INT_730_USB_GENI 29
  282. # define OMAP_INT_730_USB_OTG 30
  283. # define OMAP_INT_730_CAMERA_IF 31
  284. # define OMAP_INT_730_RNG 32
  285. # define OMAP_INT_730_DUAL_MODE_TIMER 33
  286. # define OMAP_INT_730_DBB_RF_EN 34
  287. # define OMAP_INT_730_MPUIO_KEYPAD 35
  288. # define OMAP_INT_730_SHA1_MD5 36
  289. # define OMAP_INT_730_SPI_100K_2 37
  290. # define OMAP_INT_730_RNG_IDLE 38
  291. # define OMAP_INT_730_MPUIO 39
  292. # define OMAP_INT_730_LLPC_LCD_CTRL_OFF 40
  293. # define OMAP_INT_730_LLPC_OE_FALLING 41
  294. # define OMAP_INT_730_LLPC_OE_RISING 42
  295. # define OMAP_INT_730_LLPC_VSYNC 43
  296. # define OMAP_INT_730_WAKE_UP_REQ 46
  297. # define OMAP_INT_730_DMA_CH6 53
  298. # define OMAP_INT_730_DMA_CH7 54
  299. # define OMAP_INT_730_DMA_CH8 55
  300. # define OMAP_INT_730_DMA_CH9 56
  301. # define OMAP_INT_730_DMA_CH10 57
  302. # define OMAP_INT_730_DMA_CH11 58
  303. # define OMAP_INT_730_DMA_CH12 59
  304. # define OMAP_INT_730_DMA_CH13 60
  305. # define OMAP_INT_730_DMA_CH14 61
  306. # define OMAP_INT_730_DMA_CH15 62
  307. # define OMAP_INT_730_NAND 63
  308. /*
  309. * OMAP-24xx common IRQ numbers
  310. */
  311. # define OMAP_INT_24XX_STI 4
  312. # define OMAP_INT_24XX_SYS_NIRQ 7
  313. # define OMAP_INT_24XX_L3_IRQ 10
  314. # define OMAP_INT_24XX_PRCM_MPU_IRQ 11
  315. # define OMAP_INT_24XX_SDMA_IRQ0 12
  316. # define OMAP_INT_24XX_SDMA_IRQ1 13
  317. # define OMAP_INT_24XX_SDMA_IRQ2 14
  318. # define OMAP_INT_24XX_SDMA_IRQ3 15
  319. # define OMAP_INT_243X_MCBSP2_IRQ 16
  320. # define OMAP_INT_243X_MCBSP3_IRQ 17
  321. # define OMAP_INT_243X_MCBSP4_IRQ 18
  322. # define OMAP_INT_243X_MCBSP5_IRQ 19
  323. # define OMAP_INT_24XX_GPMC_IRQ 20
  324. # define OMAP_INT_24XX_GUFFAW_IRQ 21
  325. # define OMAP_INT_24XX_IVA_IRQ 22
  326. # define OMAP_INT_24XX_EAC_IRQ 23
  327. # define OMAP_INT_24XX_CAM_IRQ 24
  328. # define OMAP_INT_24XX_DSS_IRQ 25
  329. # define OMAP_INT_24XX_MAIL_U0_MPU 26
  330. # define OMAP_INT_24XX_DSP_UMA 27
  331. # define OMAP_INT_24XX_DSP_MMU 28
  332. # define OMAP_INT_24XX_GPIO_BANK1 29
  333. # define OMAP_INT_24XX_GPIO_BANK2 30
  334. # define OMAP_INT_24XX_GPIO_BANK3 31
  335. # define OMAP_INT_24XX_GPIO_BANK4 32
  336. # define OMAP_INT_243X_GPIO_BANK5 33
  337. # define OMAP_INT_24XX_MAIL_U3_MPU 34
  338. # define OMAP_INT_24XX_WDT3 35
  339. # define OMAP_INT_24XX_WDT4 36
  340. # define OMAP_INT_24XX_GPTIMER1 37
  341. # define OMAP_INT_24XX_GPTIMER2 38
  342. # define OMAP_INT_24XX_GPTIMER3 39
  343. # define OMAP_INT_24XX_GPTIMER4 40
  344. # define OMAP_INT_24XX_GPTIMER5 41
  345. # define OMAP_INT_24XX_GPTIMER6 42
  346. # define OMAP_INT_24XX_GPTIMER7 43
  347. # define OMAP_INT_24XX_GPTIMER8 44
  348. # define OMAP_INT_24XX_GPTIMER9 45
  349. # define OMAP_INT_24XX_GPTIMER10 46
  350. # define OMAP_INT_24XX_GPTIMER11 47
  351. # define OMAP_INT_24XX_GPTIMER12 48
  352. # define OMAP_INT_24XX_PKA_IRQ 50
  353. # define OMAP_INT_24XX_SHA1MD5_IRQ 51
  354. # define OMAP_INT_24XX_RNG_IRQ 52
  355. # define OMAP_INT_24XX_MG_IRQ 53
  356. # define OMAP_INT_24XX_I2C1_IRQ 56
  357. # define OMAP_INT_24XX_I2C2_IRQ 57
  358. # define OMAP_INT_24XX_MCBSP1_IRQ_TX 59
  359. # define OMAP_INT_24XX_MCBSP1_IRQ_RX 60
  360. # define OMAP_INT_24XX_MCBSP2_IRQ_TX 62
  361. # define OMAP_INT_24XX_MCBSP2_IRQ_RX 63
  362. # define OMAP_INT_243X_MCBSP1_IRQ 64
  363. # define OMAP_INT_24XX_MCSPI1_IRQ 65
  364. # define OMAP_INT_24XX_MCSPI2_IRQ 66
  365. # define OMAP_INT_24XX_SSI1_IRQ0 67
  366. # define OMAP_INT_24XX_SSI1_IRQ1 68
  367. # define OMAP_INT_24XX_SSI2_IRQ0 69
  368. # define OMAP_INT_24XX_SSI2_IRQ1 70
  369. # define OMAP_INT_24XX_SSI_GDD_IRQ 71
  370. # define OMAP_INT_24XX_UART1_IRQ 72
  371. # define OMAP_INT_24XX_UART2_IRQ 73
  372. # define OMAP_INT_24XX_UART3_IRQ 74
  373. # define OMAP_INT_24XX_USB_IRQ_GEN 75
  374. # define OMAP_INT_24XX_USB_IRQ_NISO 76
  375. # define OMAP_INT_24XX_USB_IRQ_ISO 77
  376. # define OMAP_INT_24XX_USB_IRQ_HGEN 78
  377. # define OMAP_INT_24XX_USB_IRQ_HSOF 79
  378. # define OMAP_INT_24XX_USB_IRQ_OTG 80
  379. # define OMAP_INT_24XX_VLYNQ_IRQ 81
  380. # define OMAP_INT_24XX_MMC_IRQ 83
  381. # define OMAP_INT_24XX_MS_IRQ 84
  382. # define OMAP_INT_24XX_FAC_IRQ 85
  383. # define OMAP_INT_24XX_MCSPI3_IRQ 91
  384. # define OMAP_INT_243X_HS_USB_MC 92
  385. # define OMAP_INT_243X_HS_USB_DMA 93
  386. # define OMAP_INT_243X_CARKIT 94
  387. # define OMAP_INT_34XX_GPTIMER12 95
  388. /* omap_dma.c */
  389. enum omap_dma_model {
  390. omap_dma_3_0,
  391. omap_dma_3_1,
  392. omap_dma_3_2,
  393. omap_dma_4,
  394. };
  395. struct soc_dma_s;
  396. struct soc_dma_s *omap_dma_init(target_phys_addr_t base, qemu_irq *irqs,
  397. qemu_irq lcd_irq, struct omap_mpu_state_s *mpu, omap_clk clk,
  398. enum omap_dma_model model);
  399. struct soc_dma_s *omap_dma4_init(target_phys_addr_t base, qemu_irq *irqs,
  400. struct omap_mpu_state_s *mpu, int fifo,
  401. int chans, omap_clk iclk, omap_clk fclk);
  402. void omap_dma_reset(struct soc_dma_s *s);
  403. struct dma_irq_map {
  404. int ih;
  405. int intr;
  406. };
  407. /* Only used in OMAP DMA 3.x gigacells */
  408. enum omap_dma_port {
  409. emiff = 0,
  410. emifs,
  411. imif, /* omap16xx: ocp_t1 */
  412. tipb,
  413. local, /* omap16xx: ocp_t2 */
  414. tipb_mpui,
  415. __omap_dma_port_last,
  416. };
  417. typedef enum {
  418. constant = 0,
  419. post_incremented,
  420. single_index,
  421. double_index,
  422. } omap_dma_addressing_t;
  423. /* Only used in OMAP DMA 3.x gigacells */
  424. struct omap_dma_lcd_channel_s {
  425. enum omap_dma_port src;
  426. target_phys_addr_t src_f1_top;
  427. target_phys_addr_t src_f1_bottom;
  428. target_phys_addr_t src_f2_top;
  429. target_phys_addr_t src_f2_bottom;
  430. /* Used in OMAP DMA 3.2 gigacell */
  431. unsigned char brust_f1;
  432. unsigned char pack_f1;
  433. unsigned char data_type_f1;
  434. unsigned char brust_f2;
  435. unsigned char pack_f2;
  436. unsigned char data_type_f2;
  437. unsigned char end_prog;
  438. unsigned char repeat;
  439. unsigned char auto_init;
  440. unsigned char priority;
  441. unsigned char fs;
  442. unsigned char running;
  443. unsigned char bs;
  444. unsigned char omap_3_1_compatible_disable;
  445. unsigned char dst;
  446. unsigned char lch_type;
  447. int16_t element_index_f1;
  448. int16_t element_index_f2;
  449. int32_t frame_index_f1;
  450. int32_t frame_index_f2;
  451. uint16_t elements_f1;
  452. uint16_t frames_f1;
  453. uint16_t elements_f2;
  454. uint16_t frames_f2;
  455. omap_dma_addressing_t mode_f1;
  456. omap_dma_addressing_t mode_f2;
  457. /* Destination port is fixed. */
  458. int interrupts;
  459. int condition;
  460. int dual;
  461. int current_frame;
  462. ram_addr_t phys_framebuffer[2];
  463. qemu_irq irq;
  464. struct omap_mpu_state_s *mpu;
  465. } *omap_dma_get_lcdch(struct soc_dma_s *s);
  466. /*
  467. * DMA request numbers for OMAP1
  468. * See /usr/include/asm-arm/arch-omap/dma.h in Linux.
  469. */
  470. # define OMAP_DMA_NO_DEVICE 0
  471. # define OMAP_DMA_MCSI1_TX 1
  472. # define OMAP_DMA_MCSI1_RX 2
  473. # define OMAP_DMA_I2C_RX 3
  474. # define OMAP_DMA_I2C_TX 4
  475. # define OMAP_DMA_EXT_NDMA_REQ0 5
  476. # define OMAP_DMA_EXT_NDMA_REQ1 6
  477. # define OMAP_DMA_UWIRE_TX 7
  478. # define OMAP_DMA_MCBSP1_TX 8
  479. # define OMAP_DMA_MCBSP1_RX 9
  480. # define OMAP_DMA_MCBSP3_TX 10
  481. # define OMAP_DMA_MCBSP3_RX 11
  482. # define OMAP_DMA_UART1_TX 12
  483. # define OMAP_DMA_UART1_RX 13
  484. # define OMAP_DMA_UART2_TX 14
  485. # define OMAP_DMA_UART2_RX 15
  486. # define OMAP_DMA_MCBSP2_TX 16
  487. # define OMAP_DMA_MCBSP2_RX 17
  488. # define OMAP_DMA_UART3_TX 18
  489. # define OMAP_DMA_UART3_RX 19
  490. # define OMAP_DMA_CAMERA_IF_RX 20
  491. # define OMAP_DMA_MMC_TX 21
  492. # define OMAP_DMA_MMC_RX 22
  493. # define OMAP_DMA_NAND 23 /* Not in OMAP310 */
  494. # define OMAP_DMA_IRQ_LCD_LINE 24 /* Not in OMAP310 */
  495. # define OMAP_DMA_MEMORY_STICK 25 /* Not in OMAP310 */
  496. # define OMAP_DMA_USB_W2FC_RX0 26
  497. # define OMAP_DMA_USB_W2FC_RX1 27
  498. # define OMAP_DMA_USB_W2FC_RX2 28
  499. # define OMAP_DMA_USB_W2FC_TX0 29
  500. # define OMAP_DMA_USB_W2FC_TX1 30
  501. # define OMAP_DMA_USB_W2FC_TX2 31
  502. /* These are only for 1610 */
  503. # define OMAP_DMA_CRYPTO_DES_IN 32
  504. # define OMAP_DMA_SPI_TX 33
  505. # define OMAP_DMA_SPI_RX 34
  506. # define OMAP_DMA_CRYPTO_HASH 35
  507. # define OMAP_DMA_CCP_ATTN 36
  508. # define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
  509. # define OMAP_DMA_CMT_APE_TX_CHAN_0 38
  510. # define OMAP_DMA_CMT_APE_RV_CHAN_0 39
  511. # define OMAP_DMA_CMT_APE_TX_CHAN_1 40
  512. # define OMAP_DMA_CMT_APE_RV_CHAN_1 41
  513. # define OMAP_DMA_CMT_APE_TX_CHAN_2 42
  514. # define OMAP_DMA_CMT_APE_RV_CHAN_2 43
  515. # define OMAP_DMA_CMT_APE_TX_CHAN_3 44
  516. # define OMAP_DMA_CMT_APE_RV_CHAN_3 45
  517. # define OMAP_DMA_CMT_APE_TX_CHAN_4 46
  518. # define OMAP_DMA_CMT_APE_RV_CHAN_4 47
  519. # define OMAP_DMA_CMT_APE_TX_CHAN_5 48
  520. # define OMAP_DMA_CMT_APE_RV_CHAN_5 49
  521. # define OMAP_DMA_CMT_APE_TX_CHAN_6 50
  522. # define OMAP_DMA_CMT_APE_RV_CHAN_6 51
  523. # define OMAP_DMA_CMT_APE_TX_CHAN_7 52
  524. # define OMAP_DMA_CMT_APE_RV_CHAN_7 53
  525. # define OMAP_DMA_MMC2_TX 54
  526. # define OMAP_DMA_MMC2_RX 55
  527. # define OMAP_DMA_CRYPTO_DES_OUT 56
  528. /*
  529. * DMA request numbers for the OMAP2
  530. */
  531. # define OMAP24XX_DMA_NO_DEVICE 0
  532. # define OMAP24XX_DMA_XTI_DMA 1 /* Not in OMAP2420 */
  533. # define OMAP24XX_DMA_EXT_DMAREQ0 2
  534. # define OMAP24XX_DMA_EXT_DMAREQ1 3
  535. # define OMAP24XX_DMA_GPMC 4
  536. # define OMAP24XX_DMA_GFX 5 /* Not in OMAP2420 */
  537. # define OMAP24XX_DMA_DSS 6
  538. # define OMAP24XX_DMA_VLYNQ_TX 7 /* Not in OMAP2420 */
  539. # define OMAP24XX_DMA_CWT 8 /* Not in OMAP2420 */
  540. # define OMAP24XX_DMA_AES_TX 9 /* Not in OMAP2420 */
  541. # define OMAP24XX_DMA_AES_RX 10 /* Not in OMAP2420 */
  542. # define OMAP24XX_DMA_DES_TX 11 /* Not in OMAP2420 */
  543. # define OMAP24XX_DMA_DES_RX 12 /* Not in OMAP2420 */
  544. # define OMAP24XX_DMA_SHA1MD5_RX 13 /* Not in OMAP2420 */
  545. # define OMAP24XX_DMA_EXT_DMAREQ2 14
  546. # define OMAP24XX_DMA_EXT_DMAREQ3 15
  547. # define OMAP24XX_DMA_EXT_DMAREQ4 16
  548. # define OMAP24XX_DMA_EAC_AC_RD 17
  549. # define OMAP24XX_DMA_EAC_AC_WR 18
  550. # define OMAP24XX_DMA_EAC_MD_UL_RD 19
  551. # define OMAP24XX_DMA_EAC_MD_UL_WR 20
  552. # define OMAP24XX_DMA_EAC_MD_DL_RD 21
  553. # define OMAP24XX_DMA_EAC_MD_DL_WR 22
  554. # define OMAP24XX_DMA_EAC_BT_UL_RD 23
  555. # define OMAP24XX_DMA_EAC_BT_UL_WR 24
  556. # define OMAP24XX_DMA_EAC_BT_DL_RD 25
  557. # define OMAP24XX_DMA_EAC_BT_DL_WR 26
  558. # define OMAP24XX_DMA_I2C1_TX 27
  559. # define OMAP24XX_DMA_I2C1_RX 28
  560. # define OMAP24XX_DMA_I2C2_TX 29
  561. # define OMAP24XX_DMA_I2C2_RX 30
  562. # define OMAP24XX_DMA_MCBSP1_TX 31
  563. # define OMAP24XX_DMA_MCBSP1_RX 32
  564. # define OMAP24XX_DMA_MCBSP2_TX 33
  565. # define OMAP24XX_DMA_MCBSP2_RX 34
  566. # define OMAP24XX_DMA_SPI1_TX0 35
  567. # define OMAP24XX_DMA_SPI1_RX0 36
  568. # define OMAP24XX_DMA_SPI1_TX1 37
  569. # define OMAP24XX_DMA_SPI1_RX1 38
  570. # define OMAP24XX_DMA_SPI1_TX2 39
  571. # define OMAP24XX_DMA_SPI1_RX2 40
  572. # define OMAP24XX_DMA_SPI1_TX3 41
  573. # define OMAP24XX_DMA_SPI1_RX3 42
  574. # define OMAP24XX_DMA_SPI2_TX0 43
  575. # define OMAP24XX_DMA_SPI2_RX0 44
  576. # define OMAP24XX_DMA_SPI2_TX1 45
  577. # define OMAP24XX_DMA_SPI2_RX1 46
  578. # define OMAP24XX_DMA_UART1_TX 49
  579. # define OMAP24XX_DMA_UART1_RX 50
  580. # define OMAP24XX_DMA_UART2_TX 51
  581. # define OMAP24XX_DMA_UART2_RX 52
  582. # define OMAP24XX_DMA_UART3_TX 53
  583. # define OMAP24XX_DMA_UART3_RX 54
  584. # define OMAP24XX_DMA_USB_W2FC_TX0 55
  585. # define OMAP24XX_DMA_USB_W2FC_RX0 56
  586. # define OMAP24XX_DMA_USB_W2FC_TX1 57
  587. # define OMAP24XX_DMA_USB_W2FC_RX1 58
  588. # define OMAP24XX_DMA_USB_W2FC_TX2 59
  589. # define OMAP24XX_DMA_USB_W2FC_RX2 60
  590. # define OMAP24XX_DMA_MMC1_TX 61
  591. # define OMAP24XX_DMA_MMC1_RX 62
  592. # define OMAP24XX_DMA_MS 63 /* Not in OMAP2420 */
  593. # define OMAP24XX_DMA_EXT_DMAREQ5 64
  594. /* omap[123].c */
  595. struct omap_mpu_timer_s;
  596. struct omap_mpu_timer_s *omap_mpu_timer_init(target_phys_addr_t base,
  597. qemu_irq irq, omap_clk clk);
  598. struct omap_gp_timer_s;
  599. struct omap_gp_timer_s *omap_gp_timer_init(struct omap_target_agent_s *ta,
  600. qemu_irq irq, omap_clk fclk, omap_clk iclk);
  601. struct omap_watchdog_timer_s;
  602. struct omap_watchdog_timer_s *omap_wd_timer_init(target_phys_addr_t base,
  603. qemu_irq irq, omap_clk clk);
  604. struct omap_32khz_timer_s;
  605. struct omap_32khz_timer_s *omap_os_timer_init(target_phys_addr_t base,
  606. qemu_irq irq, omap_clk clk);
  607. void omap_synctimer_init(struct omap_target_agent_s *ta,
  608. struct omap_mpu_state_s *mpu, omap_clk fclk, omap_clk iclk);
  609. struct omap_tipb_bridge_s;
  610. struct omap_tipb_bridge_s *omap_tipb_bridge_init(target_phys_addr_t base,
  611. qemu_irq abort_irq, omap_clk clk);
  612. struct omap_uart_s;
  613. struct omap_uart_s *omap_uart_init(target_phys_addr_t base,
  614. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  615. qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr);
  616. struct omap_uart_s *omap2_uart_init(struct omap_target_agent_s *ta,
  617. qemu_irq irq, omap_clk fclk, omap_clk iclk,
  618. qemu_irq txdma, qemu_irq rxdma, CharDriverState *chr);
  619. void omap_uart_reset(struct omap_uart_s *s);
  620. void omap_uart_attach(struct omap_uart_s *s, CharDriverState *chr);
  621. struct omap_mpuio_s;
  622. struct omap_mpuio_s *omap_mpuio_init(target_phys_addr_t base,
  623. qemu_irq kbd_int, qemu_irq gpio_int, qemu_irq wakeup,
  624. omap_clk clk);
  625. qemu_irq *omap_mpuio_in_get(struct omap_mpuio_s *s);
  626. void omap_mpuio_out_set(struct omap_mpuio_s *s, int line, qemu_irq handler);
  627. void omap_mpuio_key(struct omap_mpuio_s *s, int row, int col, int down);
  628. struct omap_gpio_s;
  629. struct omap_gpio_s *omap_gpio_init(target_phys_addr_t base,
  630. qemu_irq irq, omap_clk clk);
  631. qemu_irq *omap_gpio_in_get(struct omap_gpio_s *s);
  632. void omap_gpio_out_set(struct omap_gpio_s *s, int line, qemu_irq handler);
  633. struct omap_gpif_s;
  634. struct omap_gpif_s *omap2_gpio_init(struct omap_target_agent_s *ta,
  635. qemu_irq *irq, omap_clk *fclk, omap_clk iclk, int modules);
  636. qemu_irq *omap2_gpio_in_get(struct omap_gpif_s *s, int start);
  637. void omap2_gpio_out_set(struct omap_gpif_s *s, int line, qemu_irq handler);
  638. struct uwire_slave_s {
  639. uint16_t (*receive)(void *opaque);
  640. void (*send)(void *opaque, uint16_t data);
  641. void *opaque;
  642. };
  643. struct omap_uwire_s;
  644. struct omap_uwire_s *omap_uwire_init(target_phys_addr_t base,
  645. qemu_irq *irq, qemu_irq dma, omap_clk clk);
  646. void omap_uwire_attach(struct omap_uwire_s *s,
  647. struct uwire_slave_s *slave, int chipselect);
  648. struct omap_mcspi_s;
  649. struct omap_mcspi_s *omap_mcspi_init(struct omap_target_agent_s *ta, int chnum,
  650. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
  651. void omap_mcspi_attach(struct omap_mcspi_s *s,
  652. uint32_t (*txrx)(void *opaque, uint32_t, int), void *opaque,
  653. int chipselect);
  654. struct omap_rtc_s;
  655. struct omap_rtc_s *omap_rtc_init(target_phys_addr_t base,
  656. qemu_irq *irq, omap_clk clk);
  657. struct i2s_codec_s {
  658. void *opaque;
  659. /* The CPU can call this if it is generating the clock signal on the
  660. * i2s port. The CODEC can ignore it if it is set up as a clock
  661. * master and generates its own clock. */
  662. void (*set_rate)(void *opaque, int in, int out);
  663. void (*tx_swallow)(void *opaque);
  664. qemu_irq rx_swallow;
  665. qemu_irq tx_start;
  666. int tx_rate;
  667. int cts;
  668. int rx_rate;
  669. int rts;
  670. struct i2s_fifo_s {
  671. uint8_t *fifo;
  672. int len;
  673. int start;
  674. int size;
  675. } in, out;
  676. };
  677. struct omap_mcbsp_s;
  678. struct omap_mcbsp_s *omap_mcbsp_init(target_phys_addr_t base,
  679. qemu_irq *irq, qemu_irq *dma, omap_clk clk);
  680. void omap_mcbsp_i2s_attach(struct omap_mcbsp_s *s, struct i2s_codec_s *slave);
  681. struct omap_lpg_s;
  682. struct omap_lpg_s *omap_lpg_init(target_phys_addr_t base, omap_clk clk);
  683. void omap_tap_init(struct omap_target_agent_s *ta,
  684. struct omap_mpu_state_s *mpu);
  685. struct omap_eac_s;
  686. struct omap_eac_s *omap_eac_init(struct omap_target_agent_s *ta,
  687. qemu_irq irq, qemu_irq *drq, omap_clk fclk, omap_clk iclk);
  688. /* omap_lcdc.c */
  689. struct omap_lcd_panel_s;
  690. void omap_lcdc_reset(struct omap_lcd_panel_s *s);
  691. struct omap_lcd_panel_s *omap_lcdc_init(target_phys_addr_t base, qemu_irq irq,
  692. struct omap_dma_lcd_channel_s *dma,
  693. ram_addr_t imif_base, ram_addr_t emiff_base, omap_clk clk);
  694. /* omap_dss.c */
  695. struct rfbi_chip_s {
  696. void *opaque;
  697. void (*write)(void *opaque, int dc, uint16_t value);
  698. void (*block)(void *opaque, int dc, void *buf, size_t len, int pitch);
  699. uint16_t (*read)(void *opaque, int dc);
  700. };
  701. struct omap_dss_s;
  702. void omap_dss_reset(struct omap_dss_s *s);
  703. struct omap_dss_s *omap_dss_init(struct omap_target_agent_s *ta,
  704. target_phys_addr_t l3_base,
  705. qemu_irq irq, qemu_irq drq,
  706. omap_clk fck1, omap_clk fck2, omap_clk ck54m,
  707. omap_clk ick1, omap_clk ick2);
  708. void omap_rfbi_attach(struct omap_dss_s *s, int cs, struct rfbi_chip_s *chip);
  709. /* omap_mmc.c */
  710. struct omap_mmc_s;
  711. struct omap_mmc_s *omap_mmc_init(target_phys_addr_t base,
  712. BlockDriverState *bd,
  713. qemu_irq irq, qemu_irq dma[], omap_clk clk);
  714. struct omap_mmc_s *omap2_mmc_init(struct omap_target_agent_s *ta,
  715. BlockDriverState *bd, qemu_irq irq, qemu_irq dma[],
  716. omap_clk fclk, omap_clk iclk);
  717. void omap_mmc_reset(struct omap_mmc_s *s);
  718. void omap_mmc_handlers(struct omap_mmc_s *s, qemu_irq ro, qemu_irq cover);
  719. void omap_mmc_enable(struct omap_mmc_s *s, int enable);
  720. /* omap_i2c.c */
  721. struct omap_i2c_s;
  722. struct omap_i2c_s *omap_i2c_init(target_phys_addr_t base,
  723. qemu_irq irq, qemu_irq *dma, omap_clk clk);
  724. struct omap_i2c_s *omap2_i2c_init(struct omap_target_agent_s *ta,
  725. qemu_irq irq, qemu_irq *dma, omap_clk fclk, omap_clk iclk);
  726. void omap_i2c_reset(struct omap_i2c_s *s);
  727. i2c_bus *omap_i2c_bus(struct omap_i2c_s *s);
  728. # define cpu_is_omap310(cpu) (cpu->mpu_model == omap310)
  729. # define cpu_is_omap1510(cpu) (cpu->mpu_model == omap1510)
  730. # define cpu_is_omap1610(cpu) (cpu->mpu_model == omap1610)
  731. # define cpu_is_omap1710(cpu) (cpu->mpu_model == omap1710)
  732. # define cpu_is_omap2410(cpu) (cpu->mpu_model == omap2410)
  733. # define cpu_is_omap2420(cpu) (cpu->mpu_model == omap2420)
  734. # define cpu_is_omap2430(cpu) (cpu->mpu_model == omap2430)
  735. # define cpu_is_omap3430(cpu) (cpu->mpu_model == omap3430)
  736. # define cpu_is_omap15xx(cpu) \
  737. (cpu_is_omap310(cpu) || cpu_is_omap1510(cpu))
  738. # define cpu_is_omap16xx(cpu) \
  739. (cpu_is_omap1610(cpu) || cpu_is_omap1710(cpu))
  740. # define cpu_is_omap24xx(cpu) \
  741. (cpu_is_omap2410(cpu) || cpu_is_omap2420(cpu) || cpu_is_omap2430(cpu))
  742. # define cpu_class_omap1(cpu) \
  743. (cpu_is_omap15xx(cpu) || cpu_is_omap16xx(cpu))
  744. # define cpu_class_omap2(cpu) cpu_is_omap24xx(cpu)
  745. # define cpu_class_omap3(cpu) cpu_is_omap3430(cpu)
  746. struct omap_mpu_state_s {
  747. enum omap_mpu_model {
  748. omap310,
  749. omap1510,
  750. omap1610,
  751. omap1710,
  752. omap2410,
  753. omap2420,
  754. omap2422,
  755. omap2423,
  756. omap2430,
  757. omap3430,
  758. } mpu_model;
  759. CPUState *env;
  760. qemu_irq *irq[2];
  761. qemu_irq *drq;
  762. qemu_irq wakeup;
  763. struct omap_dma_port_if_s {
  764. uint32_t (*read[3])(struct omap_mpu_state_s *s,
  765. target_phys_addr_t offset);
  766. void (*write[3])(struct omap_mpu_state_s *s,
  767. target_phys_addr_t offset, uint32_t value);
  768. int (*addr_valid)(struct omap_mpu_state_s *s,
  769. target_phys_addr_t addr);
  770. } port[__omap_dma_port_last];
  771. unsigned long sdram_size;
  772. unsigned long sram_size;
  773. /* MPUI-TIPB peripherals */
  774. struct omap_uart_s *uart[3];
  775. struct omap_gpio_s *gpio;
  776. struct omap_mcbsp_s *mcbsp1;
  777. struct omap_mcbsp_s *mcbsp3;
  778. /* MPU public TIPB peripherals */
  779. struct omap_32khz_timer_s *os_timer;
  780. struct omap_mmc_s *mmc;
  781. struct omap_mpuio_s *mpuio;
  782. struct omap_uwire_s *microwire;
  783. struct {
  784. uint8_t output;
  785. uint8_t level;
  786. uint8_t enable;
  787. int clk;
  788. } pwl;
  789. struct {
  790. uint8_t frc;
  791. uint8_t vrc;
  792. uint8_t gcr;
  793. omap_clk clk;
  794. } pwt;
  795. struct omap_i2c_s *i2c[2];
  796. struct omap_rtc_s *rtc;
  797. struct omap_mcbsp_s *mcbsp2;
  798. struct omap_lpg_s *led[2];
  799. /* MPU private TIPB peripherals */
  800. struct omap_intr_handler_s *ih[2];
  801. struct soc_dma_s *dma;
  802. struct omap_mpu_timer_s *timer[3];
  803. struct omap_watchdog_timer_s *wdt;
  804. struct omap_lcd_panel_s *lcd;
  805. uint32_t ulpd_pm_regs[21];
  806. int64_t ulpd_gauge_start;
  807. uint32_t func_mux_ctrl[14];
  808. uint32_t comp_mode_ctrl[1];
  809. uint32_t pull_dwn_ctrl[4];
  810. uint32_t gate_inh_ctrl[1];
  811. uint32_t voltage_ctrl[1];
  812. uint32_t test_dbg_ctrl[1];
  813. uint32_t mod_conf_ctrl[1];
  814. int compat1509;
  815. uint32_t mpui_ctrl;
  816. struct omap_tipb_bridge_s *private_tipb;
  817. struct omap_tipb_bridge_s *public_tipb;
  818. uint32_t tcmi_regs[17];
  819. struct dpll_ctl_s {
  820. uint16_t mode;
  821. omap_clk dpll;
  822. } dpll[3];
  823. omap_clk clks;
  824. struct {
  825. int cold_start;
  826. int clocking_scheme;
  827. uint16_t arm_ckctl;
  828. uint16_t arm_idlect1;
  829. uint16_t arm_idlect2;
  830. uint16_t arm_ewupct;
  831. uint16_t arm_rstct1;
  832. uint16_t arm_rstct2;
  833. uint16_t arm_ckout1;
  834. int dpll1_mode;
  835. uint16_t dsp_idlect1;
  836. uint16_t dsp_idlect2;
  837. uint16_t dsp_rstct2;
  838. } clkm;
  839. /* OMAP2-only peripherals */
  840. struct omap_l4_s *l4;
  841. struct omap_gp_timer_s *gptimer[12];
  842. struct omap_synctimer_s {
  843. uint32_t val;
  844. uint16_t readh;
  845. } synctimer;
  846. struct omap_prcm_s *prcm;
  847. struct omap_sdrc_s *sdrc;
  848. struct omap_gpmc_s *gpmc;
  849. struct omap_sysctl_s *sysc;
  850. struct omap_gpif_s *gpif;
  851. struct omap_mcspi_s *mcspi[2];
  852. struct omap_dss_s *dss;
  853. struct omap_eac_s *eac;
  854. };
  855. /* omap1.c */
  856. struct omap_mpu_state_s *omap310_mpu_init(unsigned long sdram_size,
  857. const char *core);
  858. /* omap2.c */
  859. struct omap_mpu_state_s *omap2420_mpu_init(unsigned long sdram_size,
  860. const char *core);
  861. # if TARGET_PHYS_ADDR_BITS == 32
  862. # define OMAP_FMT_plx "%#08x"
  863. # elif TARGET_PHYS_ADDR_BITS == 64
  864. # define OMAP_FMT_plx "%#08" PRIx64
  865. # else
  866. # error TARGET_PHYS_ADDR_BITS undefined
  867. # endif
  868. uint32_t omap_badwidth_read8(void *opaque, target_phys_addr_t addr);
  869. void omap_badwidth_write8(void *opaque, target_phys_addr_t addr,
  870. uint32_t value);
  871. uint32_t omap_badwidth_read16(void *opaque, target_phys_addr_t addr);
  872. void omap_badwidth_write16(void *opaque, target_phys_addr_t addr,
  873. uint32_t value);
  874. uint32_t omap_badwidth_read32(void *opaque, target_phys_addr_t addr);
  875. void omap_badwidth_write32(void *opaque, target_phys_addr_t addr,
  876. uint32_t value);
  877. void omap_mpu_wakeup(void *opaque, int irq, int req);
  878. # define OMAP_BAD_REG(paddr) \
  879. fprintf(stderr, "%s: Bad register " OMAP_FMT_plx "\n", \
  880. __FUNCTION__, paddr)
  881. # define OMAP_RO_REG(paddr) \
  882. fprintf(stderr, "%s: Read-only register " OMAP_FMT_plx "\n", \
  883. __FUNCTION__, paddr)
  884. /* OMAP-specific Linux bootloader tags for the ATAG_BOARD area
  885. (Board-specifc tags are not here) */
  886. #define OMAP_TAG_CLOCK 0x4f01
  887. #define OMAP_TAG_MMC 0x4f02
  888. #define OMAP_TAG_SERIAL_CONSOLE 0x4f03
  889. #define OMAP_TAG_USB 0x4f04
  890. #define OMAP_TAG_LCD 0x4f05
  891. #define OMAP_TAG_GPIO_SWITCH 0x4f06
  892. #define OMAP_TAG_UART 0x4f07
  893. #define OMAP_TAG_FBMEM 0x4f08
  894. #define OMAP_TAG_STI_CONSOLE 0x4f09
  895. #define OMAP_TAG_CAMERA_SENSOR 0x4f0a
  896. #define OMAP_TAG_PARTITION 0x4f0b
  897. #define OMAP_TAG_TEA5761 0x4f10
  898. #define OMAP_TAG_TMP105 0x4f11
  899. #define OMAP_TAG_BOOT_REASON 0x4f80
  900. #define OMAP_TAG_FLASH_PART_STR 0x4f81
  901. #define OMAP_TAG_VERSION_STR 0x4f82
  902. enum {
  903. OMAP_GPIOSW_TYPE_COVER = 0 << 4,
  904. OMAP_GPIOSW_TYPE_CONNECTION = 1 << 4,
  905. OMAP_GPIOSW_TYPE_ACTIVITY = 2 << 4,
  906. };
  907. #define OMAP_GPIOSW_INVERTED 0x0001
  908. #define OMAP_GPIOSW_OUTPUT 0x0002
  909. # define TCMI_VERBOSE 1
  910. //# define MEM_VERBOSE 1
  911. # ifdef TCMI_VERBOSE
  912. # define OMAP_8B_REG(paddr) \
  913. fprintf(stderr, "%s: 8-bit register " OMAP_FMT_plx "\n", \
  914. __FUNCTION__, paddr)
  915. # define OMAP_16B_REG(paddr) \
  916. fprintf(stderr, "%s: 16-bit register " OMAP_FMT_plx "\n", \
  917. __FUNCTION__, paddr)
  918. # define OMAP_32B_REG(paddr) \
  919. fprintf(stderr, "%s: 32-bit register " OMAP_FMT_plx "\n", \
  920. __FUNCTION__, paddr)
  921. # else
  922. # define OMAP_8B_REG(paddr)
  923. # define OMAP_16B_REG(paddr)
  924. # define OMAP_32B_REG(paddr)
  925. # endif
  926. # define OMAP_MPUI_REG_MASK 0x000007ff
  927. # ifdef MEM_VERBOSE
  928. struct io_fn {
  929. CPUReadMemoryFunc **mem_read;
  930. CPUWriteMemoryFunc **mem_write;
  931. void *opaque;
  932. int in;
  933. };
  934. static uint32_t io_readb(void *opaque, target_phys_addr_t addr)
  935. {
  936. struct io_fn *s = opaque;
  937. uint32_t ret;
  938. s->in ++;
  939. ret = s->mem_read[0](s->opaque, addr);
  940. s->in --;
  941. if (!s->in)
  942. fprintf(stderr, "%08x ---> %02x\n", (uint32_t) addr, ret);
  943. return ret;
  944. }
  945. static uint32_t io_readh(void *opaque, target_phys_addr_t addr)
  946. {
  947. struct io_fn *s = opaque;
  948. uint32_t ret;
  949. s->in ++;
  950. ret = s->mem_read[1](s->opaque, addr);
  951. s->in --;
  952. if (!s->in)
  953. fprintf(stderr, "%08x ---> %04x\n", (uint32_t) addr, ret);
  954. return ret;
  955. }
  956. static uint32_t io_readw(void *opaque, target_phys_addr_t addr)
  957. {
  958. struct io_fn *s = opaque;
  959. uint32_t ret;
  960. s->in ++;
  961. ret = s->mem_read[2](s->opaque, addr);
  962. s->in --;
  963. if (!s->in)
  964. fprintf(stderr, "%08x ---> %08x\n", (uint32_t) addr, ret);
  965. return ret;
  966. }
  967. static void io_writeb(void *opaque, target_phys_addr_t addr, uint32_t value)
  968. {
  969. struct io_fn *s = opaque;
  970. if (!s->in)
  971. fprintf(stderr, "%08x <--- %02x\n", (uint32_t) addr, value);
  972. s->in ++;
  973. s->mem_write[0](s->opaque, addr, value);
  974. s->in --;
  975. }
  976. static void io_writeh(void *opaque, target_phys_addr_t addr, uint32_t value)
  977. {
  978. struct io_fn *s = opaque;
  979. if (!s->in)
  980. fprintf(stderr, "%08x <--- %04x\n", (uint32_t) addr, value);
  981. s->in ++;
  982. s->mem_write[1](s->opaque, addr, value);
  983. s->in --;
  984. }
  985. static void io_writew(void *opaque, target_phys_addr_t addr, uint32_t value)
  986. {
  987. struct io_fn *s = opaque;
  988. if (!s->in)
  989. fprintf(stderr, "%08x <--- %08x\n", (uint32_t) addr, value);
  990. s->in ++;
  991. s->mem_write[2](s->opaque, addr, value);
  992. s->in --;
  993. }
  994. static CPUReadMemoryFunc *io_readfn[] = { io_readb, io_readh, io_readw, };
  995. static CPUWriteMemoryFunc *io_writefn[] = { io_writeb, io_writeh, io_writew, };
  996. inline static int debug_register_io_memory(int io_index,
  997. CPUReadMemoryFunc **mem_read, CPUWriteMemoryFunc **mem_write,
  998. void *opaque)
  999. {
  1000. struct io_fn *s = qemu_malloc(sizeof(struct io_fn));
  1001. s->mem_read = mem_read;
  1002. s->mem_write = mem_write;
  1003. s->opaque = opaque;
  1004. s->in = 0;
  1005. return cpu_register_io_memory(io_index, io_readfn, io_writefn, s);
  1006. }
  1007. # define cpu_register_io_memory debug_register_io_memory
  1008. # endif
  1009. /* Define when we want to reduce the number of IO regions registered. */
  1010. /*# define L4_MUX_HACK*/
  1011. # ifdef L4_MUX_HACK
  1012. # undef l4_register_io_memory
  1013. int l4_register_io_memory(int io_index, CPUReadMemoryFunc **mem_read,
  1014. CPUWriteMemoryFunc **mem_write, void *opaque);
  1015. # endif
  1016. #endif /* hw_omap_h */