mips_int.c 1.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445
  1. #include "hw.h"
  2. #include "mips.h"
  3. #include "cpu.h"
  4. /* Raise IRQ to CPU if necessary. It must be called every time the active
  5. IRQ may change */
  6. void cpu_mips_update_irq(CPUState *env)
  7. {
  8. if ((env->CP0_Status & (1 << CP0St_IE)) &&
  9. !(env->CP0_Status & (1 << CP0St_EXL)) &&
  10. !(env->CP0_Status & (1 << CP0St_ERL)) &&
  11. !(env->hflags & MIPS_HFLAG_DM)) {
  12. if ((env->CP0_Status & env->CP0_Cause & CP0Ca_IP_mask) &&
  13. !(env->interrupt_request & CPU_INTERRUPT_HARD)) {
  14. cpu_interrupt(env, CPU_INTERRUPT_HARD);
  15. }
  16. } else
  17. cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
  18. }
  19. static void cpu_mips_irq_request(void *opaque, int irq, int level)
  20. {
  21. CPUState *env = (CPUState *)opaque;
  22. if (irq < 0 || irq > 7)
  23. return;
  24. if (level) {
  25. env->CP0_Cause |= 1 << (irq + CP0Ca_IP);
  26. } else {
  27. env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP));
  28. }
  29. cpu_mips_update_irq(env);
  30. }
  31. void cpu_mips_irq_init_cpu(CPUState *env)
  32. {
  33. qemu_irq *qi;
  34. int i;
  35. qi = qemu_allocate_irqs(cpu_mips_irq_request, env, 8);
  36. for (i = 0; i < 8; i++) {
  37. env->irq[i] = qi[i];
  38. }
  39. }