2
0

mcf_intc.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157
  1. /*
  2. * ColdFire Interrupt Controller emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licenced under the GPL
  7. */
  8. #include "hw.h"
  9. #include "mcf.h"
  10. typedef struct {
  11. uint64_t ipr;
  12. uint64_t imr;
  13. uint64_t ifr;
  14. uint64_t enabled;
  15. uint8_t icr[64];
  16. CPUState *env;
  17. int active_vector;
  18. } mcf_intc_state;
  19. static void mcf_intc_update(mcf_intc_state *s)
  20. {
  21. uint64_t active;
  22. int i;
  23. int best;
  24. int best_level;
  25. active = (s->ipr | s->ifr) & s->enabled & ~s->imr;
  26. best_level = 0;
  27. best = 64;
  28. if (active) {
  29. for (i = 0; i < 64; i++) {
  30. if ((active & 1) != 0 && s->icr[i] >= best_level) {
  31. best_level = s->icr[i];
  32. best = i;
  33. }
  34. active >>= 1;
  35. }
  36. }
  37. s->active_vector = ((best == 64) ? 24 : (best + 64));
  38. m68k_set_irq_level(s->env, best_level, s->active_vector);
  39. }
  40. static uint32_t mcf_intc_read(void *opaque, target_phys_addr_t addr)
  41. {
  42. int offset;
  43. mcf_intc_state *s = (mcf_intc_state *)opaque;
  44. offset = addr & 0xff;
  45. if (offset >= 0x40 && offset < 0x80) {
  46. return s->icr[offset - 0x40];
  47. }
  48. switch (offset) {
  49. case 0x00:
  50. return (uint32_t)(s->ipr >> 32);
  51. case 0x04:
  52. return (uint32_t)s->ipr;
  53. case 0x08:
  54. return (uint32_t)(s->imr >> 32);
  55. case 0x0c:
  56. return (uint32_t)s->imr;
  57. case 0x10:
  58. return (uint32_t)(s->ifr >> 32);
  59. case 0x14:
  60. return (uint32_t)s->ifr;
  61. case 0xe0: /* SWIACK. */
  62. return s->active_vector;
  63. case 0xe1: case 0xe2: case 0xe3: case 0xe4:
  64. case 0xe5: case 0xe6: case 0xe7:
  65. /* LnIACK */
  66. cpu_abort(cpu_single_env, "mcf_intc_read: LnIACK not implemented\n");
  67. default:
  68. return 0;
  69. }
  70. }
  71. static void mcf_intc_write(void *opaque, target_phys_addr_t addr, uint32_t val)
  72. {
  73. int offset;
  74. mcf_intc_state *s = (mcf_intc_state *)opaque;
  75. offset = addr & 0xff;
  76. if (offset >= 0x40 && offset < 0x80) {
  77. int n = offset - 0x40;
  78. s->icr[n] = val;
  79. if (val == 0)
  80. s->enabled &= ~(1ull << n);
  81. else
  82. s->enabled |= (1ull << n);
  83. mcf_intc_update(s);
  84. return;
  85. }
  86. switch (offset) {
  87. case 0x00: case 0x04:
  88. /* Ignore IPR writes. */
  89. return;
  90. case 0x08:
  91. s->imr = (s->imr & 0xffffffff) | ((uint64_t)val << 32);
  92. break;
  93. case 0x0c:
  94. s->imr = (s->imr & 0xffffffff00000000ull) | (uint32_t)val;
  95. break;
  96. default:
  97. cpu_abort(cpu_single_env, "mcf_intc_write: Bad write offset %d\n",
  98. offset);
  99. break;
  100. }
  101. mcf_intc_update(s);
  102. }
  103. static void mcf_intc_set_irq(void *opaque, int irq, int level)
  104. {
  105. mcf_intc_state *s = (mcf_intc_state *)opaque;
  106. if (irq >= 64)
  107. return;
  108. if (level)
  109. s->ipr |= 1ull << irq;
  110. else
  111. s->ipr &= ~(1ull << irq);
  112. mcf_intc_update(s);
  113. }
  114. static void mcf_intc_reset(mcf_intc_state *s)
  115. {
  116. s->imr = ~0ull;
  117. s->ipr = 0;
  118. s->ifr = 0;
  119. s->enabled = 0;
  120. memset(s->icr, 0, 64);
  121. s->active_vector = 24;
  122. }
  123. static CPUReadMemoryFunc *mcf_intc_readfn[] = {
  124. mcf_intc_read,
  125. mcf_intc_read,
  126. mcf_intc_read
  127. };
  128. static CPUWriteMemoryFunc *mcf_intc_writefn[] = {
  129. mcf_intc_write,
  130. mcf_intc_write,
  131. mcf_intc_write
  132. };
  133. qemu_irq *mcf_intc_init(target_phys_addr_t base, CPUState *env)
  134. {
  135. mcf_intc_state *s;
  136. int iomemtype;
  137. s = qemu_mallocz(sizeof(mcf_intc_state));
  138. s->env = env;
  139. mcf_intc_reset(s);
  140. iomemtype = cpu_register_io_memory(0, mcf_intc_readfn,
  141. mcf_intc_writefn, s);
  142. cpu_register_physical_memory(base, 0x100, iomemtype);
  143. return qemu_allocate_irqs(mcf_intc_set_irq, s, 64);
  144. }