mcf_fec.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * ColdFire Fast Ethernet Controller emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licenced under the GPL
  7. */
  8. #include "hw.h"
  9. #include "net.h"
  10. #include "mcf.h"
  11. /* For crc32 */
  12. #include <zlib.h>
  13. //#define DEBUG_FEC 1
  14. #ifdef DEBUG_FEC
  15. #define DPRINTF(fmt, args...) \
  16. do { printf("mcf_fec: " fmt , ##args); } while (0)
  17. #else
  18. #define DPRINTF(fmt, args...) do {} while(0)
  19. #endif
  20. #define FEC_MAX_FRAME_SIZE 2032
  21. typedef struct {
  22. qemu_irq *irq;
  23. int mmio_index;
  24. VLANClientState *vc;
  25. uint32_t irq_state;
  26. uint32_t eir;
  27. uint32_t eimr;
  28. int rx_enabled;
  29. uint32_t rx_descriptor;
  30. uint32_t tx_descriptor;
  31. uint32_t ecr;
  32. uint32_t mmfr;
  33. uint32_t mscr;
  34. uint32_t rcr;
  35. uint32_t tcr;
  36. uint32_t tfwr;
  37. uint32_t rfsr;
  38. uint32_t erdsr;
  39. uint32_t etdsr;
  40. uint32_t emrbr;
  41. uint8_t macaddr[6];
  42. } mcf_fec_state;
  43. #define FEC_INT_HB 0x80000000
  44. #define FEC_INT_BABR 0x40000000
  45. #define FEC_INT_BABT 0x20000000
  46. #define FEC_INT_GRA 0x10000000
  47. #define FEC_INT_TXF 0x08000000
  48. #define FEC_INT_TXB 0x04000000
  49. #define FEC_INT_RXF 0x02000000
  50. #define FEC_INT_RXB 0x01000000
  51. #define FEC_INT_MII 0x00800000
  52. #define FEC_INT_EB 0x00400000
  53. #define FEC_INT_LC 0x00200000
  54. #define FEC_INT_RL 0x00100000
  55. #define FEC_INT_UN 0x00080000
  56. #define FEC_EN 2
  57. #define FEC_RESET 1
  58. /* Map interrupt flags onto IRQ lines. */
  59. #define FEC_NUM_IRQ 13
  60. static const uint32_t mcf_fec_irq_map[FEC_NUM_IRQ] = {
  61. FEC_INT_TXF,
  62. FEC_INT_TXB,
  63. FEC_INT_UN,
  64. FEC_INT_RL,
  65. FEC_INT_RXF,
  66. FEC_INT_RXB,
  67. FEC_INT_MII,
  68. FEC_INT_LC,
  69. FEC_INT_HB,
  70. FEC_INT_GRA,
  71. FEC_INT_EB,
  72. FEC_INT_BABT,
  73. FEC_INT_BABR
  74. };
  75. /* Buffer Descriptor. */
  76. typedef struct {
  77. uint16_t flags;
  78. uint16_t length;
  79. uint32_t data;
  80. } mcf_fec_bd;
  81. #define FEC_BD_R 0x8000
  82. #define FEC_BD_E 0x8000
  83. #define FEC_BD_O1 0x4000
  84. #define FEC_BD_W 0x2000
  85. #define FEC_BD_O2 0x1000
  86. #define FEC_BD_L 0x0800
  87. #define FEC_BD_TC 0x0400
  88. #define FEC_BD_ABC 0x0200
  89. #define FEC_BD_M 0x0100
  90. #define FEC_BD_BC 0x0080
  91. #define FEC_BD_MC 0x0040
  92. #define FEC_BD_LG 0x0020
  93. #define FEC_BD_NO 0x0010
  94. #define FEC_BD_CR 0x0004
  95. #define FEC_BD_OV 0x0002
  96. #define FEC_BD_TR 0x0001
  97. static void mcf_fec_read_bd(mcf_fec_bd *bd, uint32_t addr)
  98. {
  99. cpu_physical_memory_read(addr, (uint8_t *)bd, sizeof(*bd));
  100. be16_to_cpus(&bd->flags);
  101. be16_to_cpus(&bd->length);
  102. be32_to_cpus(&bd->data);
  103. }
  104. static void mcf_fec_write_bd(mcf_fec_bd *bd, uint32_t addr)
  105. {
  106. mcf_fec_bd tmp;
  107. tmp.flags = cpu_to_be16(bd->flags);
  108. tmp.length = cpu_to_be16(bd->length);
  109. tmp.data = cpu_to_be32(bd->data);
  110. cpu_physical_memory_write(addr, (uint8_t *)&tmp, sizeof(tmp));
  111. }
  112. static void mcf_fec_update(mcf_fec_state *s)
  113. {
  114. uint32_t active;
  115. uint32_t changed;
  116. uint32_t mask;
  117. int i;
  118. active = s->eir & s->eimr;
  119. changed = active ^s->irq_state;
  120. for (i = 0; i < FEC_NUM_IRQ; i++) {
  121. mask = mcf_fec_irq_map[i];
  122. if (changed & mask) {
  123. DPRINTF("IRQ %d = %d\n", i, (active & mask) != 0);
  124. qemu_set_irq(s->irq[i], (active & mask) != 0);
  125. }
  126. }
  127. s->irq_state = active;
  128. }
  129. static void mcf_fec_do_tx(mcf_fec_state *s)
  130. {
  131. uint32_t addr;
  132. mcf_fec_bd bd;
  133. int frame_size;
  134. int len;
  135. uint8_t frame[FEC_MAX_FRAME_SIZE];
  136. uint8_t *ptr;
  137. DPRINTF("do_tx\n");
  138. ptr = frame;
  139. frame_size = 0;
  140. addr = s->tx_descriptor;
  141. while (1) {
  142. mcf_fec_read_bd(&bd, addr);
  143. DPRINTF("tx_bd %x flags %04x len %d data %08x\n",
  144. addr, bd.flags, bd.length, bd.data);
  145. if ((bd.flags & FEC_BD_R) == 0) {
  146. /* Run out of descriptors to transmit. */
  147. break;
  148. }
  149. len = bd.length;
  150. if (frame_size + len > FEC_MAX_FRAME_SIZE) {
  151. len = FEC_MAX_FRAME_SIZE - frame_size;
  152. s->eir |= FEC_INT_BABT;
  153. }
  154. cpu_physical_memory_read(bd.data, ptr, len);
  155. ptr += len;
  156. frame_size += len;
  157. if (bd.flags & FEC_BD_L) {
  158. /* Last buffer in frame. */
  159. DPRINTF("Sending packet\n");
  160. qemu_send_packet(s->vc, frame, len);
  161. ptr = frame;
  162. frame_size = 0;
  163. s->eir |= FEC_INT_TXF;
  164. }
  165. s->eir |= FEC_INT_TXB;
  166. bd.flags &= ~FEC_BD_R;
  167. /* Write back the modified descriptor. */
  168. mcf_fec_write_bd(&bd, addr);
  169. /* Advance to the next descriptor. */
  170. if ((bd.flags & FEC_BD_W) != 0) {
  171. addr = s->etdsr;
  172. } else {
  173. addr += 8;
  174. }
  175. }
  176. s->tx_descriptor = addr;
  177. }
  178. static void mcf_fec_enable_rx(mcf_fec_state *s)
  179. {
  180. mcf_fec_bd bd;
  181. mcf_fec_read_bd(&bd, s->rx_descriptor);
  182. s->rx_enabled = ((bd.flags & FEC_BD_E) != 0);
  183. if (!s->rx_enabled)
  184. DPRINTF("RX buffer full\n");
  185. }
  186. static void mcf_fec_reset(mcf_fec_state *s)
  187. {
  188. s->eir = 0;
  189. s->eimr = 0;
  190. s->rx_enabled = 0;
  191. s->ecr = 0;
  192. s->mscr = 0;
  193. s->rcr = 0x05ee0001;
  194. s->tcr = 0;
  195. s->tfwr = 0;
  196. s->rfsr = 0x500;
  197. }
  198. static uint32_t mcf_fec_read(void *opaque, target_phys_addr_t addr)
  199. {
  200. mcf_fec_state *s = (mcf_fec_state *)opaque;
  201. switch (addr & 0x3ff) {
  202. case 0x004: return s->eir;
  203. case 0x008: return s->eimr;
  204. case 0x010: return s->rx_enabled ? (1 << 24) : 0; /* RDAR */
  205. case 0x014: return 0; /* TDAR */
  206. case 0x024: return s->ecr;
  207. case 0x040: return s->mmfr;
  208. case 0x044: return s->mscr;
  209. case 0x064: return 0; /* MIBC */
  210. case 0x084: return s->rcr;
  211. case 0x0c4: return s->tcr;
  212. case 0x0e4: /* PALR */
  213. return (s->macaddr[0] << 24) | (s->macaddr[1] << 16)
  214. | (s->macaddr[2] << 8) | s->macaddr[3];
  215. break;
  216. case 0x0e8: /* PAUR */
  217. return (s->macaddr[4] << 24) | (s->macaddr[5] << 16) | 0x8808;
  218. case 0x0ec: return 0x10000; /* OPD */
  219. case 0x118: return 0;
  220. case 0x11c: return 0;
  221. case 0x120: return 0;
  222. case 0x124: return 0;
  223. case 0x144: return s->tfwr;
  224. case 0x14c: return 0x600;
  225. case 0x150: return s->rfsr;
  226. case 0x180: return s->erdsr;
  227. case 0x184: return s->etdsr;
  228. case 0x188: return s->emrbr;
  229. default:
  230. cpu_abort(cpu_single_env, "mcf_fec_read: Bad address 0x%x\n",
  231. (int)addr);
  232. return 0;
  233. }
  234. }
  235. static void mcf_fec_write(void *opaque, target_phys_addr_t addr, uint32_t value)
  236. {
  237. mcf_fec_state *s = (mcf_fec_state *)opaque;
  238. switch (addr & 0x3ff) {
  239. case 0x004:
  240. s->eir &= ~value;
  241. break;
  242. case 0x008:
  243. s->eimr = value;
  244. break;
  245. case 0x010: /* RDAR */
  246. if ((s->ecr & FEC_EN) && !s->rx_enabled) {
  247. DPRINTF("RX enable\n");
  248. mcf_fec_enable_rx(s);
  249. }
  250. break;
  251. case 0x014: /* TDAR */
  252. if (s->ecr & FEC_EN) {
  253. mcf_fec_do_tx(s);
  254. }
  255. break;
  256. case 0x024:
  257. s->ecr = value;
  258. if (value & FEC_RESET) {
  259. DPRINTF("Reset\n");
  260. mcf_fec_reset(s);
  261. }
  262. if ((s->ecr & FEC_EN) == 0) {
  263. s->rx_enabled = 0;
  264. }
  265. break;
  266. case 0x040:
  267. /* TODO: Implement MII. */
  268. s->mmfr = value;
  269. break;
  270. case 0x044:
  271. s->mscr = value & 0xfe;
  272. break;
  273. case 0x064:
  274. /* TODO: Implement MIB. */
  275. break;
  276. case 0x084:
  277. s->rcr = value & 0x07ff003f;
  278. /* TODO: Implement LOOP mode. */
  279. break;
  280. case 0x0c4: /* TCR */
  281. /* We transmit immediately, so raise GRA immediately. */
  282. s->tcr = value;
  283. if (value & 1)
  284. s->eir |= FEC_INT_GRA;
  285. break;
  286. case 0x0e4: /* PALR */
  287. s->macaddr[0] = value >> 24;
  288. s->macaddr[1] = value >> 16;
  289. s->macaddr[2] = value >> 8;
  290. s->macaddr[3] = value;
  291. break;
  292. case 0x0e8: /* PAUR */
  293. s->macaddr[4] = value >> 24;
  294. s->macaddr[5] = value >> 16;
  295. break;
  296. case 0x0ec:
  297. /* OPD */
  298. break;
  299. case 0x118:
  300. case 0x11c:
  301. case 0x120:
  302. case 0x124:
  303. /* TODO: implement MAC hash filtering. */
  304. break;
  305. case 0x144:
  306. s->tfwr = value & 3;
  307. break;
  308. case 0x14c:
  309. /* FRBR writes ignored. */
  310. break;
  311. case 0x150:
  312. s->rfsr = (value & 0x3fc) | 0x400;
  313. break;
  314. case 0x180:
  315. s->erdsr = value & ~3;
  316. s->rx_descriptor = s->erdsr;
  317. break;
  318. case 0x184:
  319. s->etdsr = value & ~3;
  320. s->tx_descriptor = s->etdsr;
  321. break;
  322. case 0x188:
  323. s->emrbr = value & 0x7f0;
  324. break;
  325. default:
  326. cpu_abort(cpu_single_env, "mcf_fec_write Bad address 0x%x\n",
  327. (int)addr);
  328. }
  329. mcf_fec_update(s);
  330. }
  331. static int mcf_fec_can_receive(void *opaque)
  332. {
  333. mcf_fec_state *s = (mcf_fec_state *)opaque;
  334. return s->rx_enabled;
  335. }
  336. static void mcf_fec_receive(void *opaque, const uint8_t *buf, int size)
  337. {
  338. mcf_fec_state *s = (mcf_fec_state *)opaque;
  339. mcf_fec_bd bd;
  340. uint32_t flags = 0;
  341. uint32_t addr;
  342. uint32_t crc;
  343. uint32_t buf_addr;
  344. uint8_t *crc_ptr;
  345. unsigned int buf_len;
  346. DPRINTF("do_rx len %d\n", size);
  347. if (!s->rx_enabled) {
  348. fprintf(stderr, "mcf_fec_receive: Unexpected packet\n");
  349. }
  350. /* 4 bytes for the CRC. */
  351. size += 4;
  352. crc = cpu_to_be32(crc32(~0, buf, size));
  353. crc_ptr = (uint8_t *)&crc;
  354. /* Huge frames are truncted. */
  355. if (size > FEC_MAX_FRAME_SIZE) {
  356. size = FEC_MAX_FRAME_SIZE;
  357. flags |= FEC_BD_TR | FEC_BD_LG;
  358. }
  359. /* Frames larger than the user limit just set error flags. */
  360. if (size > (s->rcr >> 16)) {
  361. flags |= FEC_BD_LG;
  362. }
  363. addr = s->rx_descriptor;
  364. while (size > 0) {
  365. mcf_fec_read_bd(&bd, addr);
  366. if ((bd.flags & FEC_BD_E) == 0) {
  367. /* No descriptors available. Bail out. */
  368. /* FIXME: This is wrong. We should probably either save the
  369. remainder for when more RX buffers are available, or
  370. flag an error. */
  371. fprintf(stderr, "mcf_fec: Lost end of frame\n");
  372. break;
  373. }
  374. buf_len = (size <= s->emrbr) ? size: s->emrbr;
  375. bd.length = buf_len;
  376. size -= buf_len;
  377. DPRINTF("rx_bd %x length %d\n", addr, bd.length);
  378. /* The last 4 bytes are the CRC. */
  379. if (size < 4)
  380. buf_len += size - 4;
  381. buf_addr = bd.data;
  382. cpu_physical_memory_write(buf_addr, buf, buf_len);
  383. buf += buf_len;
  384. if (size < 4) {
  385. cpu_physical_memory_write(buf_addr + buf_len, crc_ptr, 4 - size);
  386. crc_ptr += 4 - size;
  387. }
  388. bd.flags &= ~FEC_BD_E;
  389. if (size == 0) {
  390. /* Last buffer in frame. */
  391. bd.flags |= flags | FEC_BD_L;
  392. DPRINTF("rx frame flags %04x\n", bd.flags);
  393. s->eir |= FEC_INT_RXF;
  394. } else {
  395. s->eir |= FEC_INT_RXB;
  396. }
  397. mcf_fec_write_bd(&bd, addr);
  398. /* Advance to the next descriptor. */
  399. if ((bd.flags & FEC_BD_W) != 0) {
  400. addr = s->erdsr;
  401. } else {
  402. addr += 8;
  403. }
  404. }
  405. s->rx_descriptor = addr;
  406. mcf_fec_enable_rx(s);
  407. mcf_fec_update(s);
  408. }
  409. static CPUReadMemoryFunc *mcf_fec_readfn[] = {
  410. mcf_fec_read,
  411. mcf_fec_read,
  412. mcf_fec_read
  413. };
  414. static CPUWriteMemoryFunc *mcf_fec_writefn[] = {
  415. mcf_fec_write,
  416. mcf_fec_write,
  417. mcf_fec_write
  418. };
  419. static void mcf_fec_cleanup(VLANClientState *vc)
  420. {
  421. mcf_fec_state *s = vc->opaque;
  422. cpu_unregister_io_memory(s->mmio_index);
  423. qemu_free(s);
  424. }
  425. void mcf_fec_init(NICInfo *nd, target_phys_addr_t base, qemu_irq *irq)
  426. {
  427. mcf_fec_state *s;
  428. qemu_check_nic_model(nd, "mcf_fec");
  429. s = (mcf_fec_state *)qemu_mallocz(sizeof(mcf_fec_state));
  430. s->irq = irq;
  431. s->mmio_index = cpu_register_io_memory(0, mcf_fec_readfn,
  432. mcf_fec_writefn, s);
  433. cpu_register_physical_memory(base, 0x400, s->mmio_index);
  434. s->vc = nd->vc = qemu_new_vlan_client(nd->vlan, nd->model, nd->name,
  435. mcf_fec_receive, mcf_fec_can_receive,
  436. mcf_fec_cleanup, s);
  437. memcpy(s->macaddr, nd->macaddr, 6);
  438. qemu_format_nic_info_str(s->vc, s->macaddr);
  439. }