mcf5208.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * Motorola ColdFire MCF5208 SoC emulation.
  3. *
  4. * Copyright (c) 2007 CodeSourcery.
  5. *
  6. * This code is licenced under the GPL
  7. */
  8. #include "hw.h"
  9. #include "mcf.h"
  10. #include "qemu-timer.h"
  11. #include "sysemu.h"
  12. #include "net.h"
  13. #include "boards.h"
  14. #define SYS_FREQ 66000000
  15. #define PCSR_EN 0x0001
  16. #define PCSR_RLD 0x0002
  17. #define PCSR_PIF 0x0004
  18. #define PCSR_PIE 0x0008
  19. #define PCSR_OVW 0x0010
  20. #define PCSR_DBG 0x0020
  21. #define PCSR_DOZE 0x0040
  22. #define PCSR_PRE_SHIFT 8
  23. #define PCSR_PRE_MASK 0x0f00
  24. typedef struct {
  25. qemu_irq irq;
  26. ptimer_state *timer;
  27. uint16_t pcsr;
  28. uint16_t pmr;
  29. uint16_t pcntr;
  30. } m5208_timer_state;
  31. static void m5208_timer_update(m5208_timer_state *s)
  32. {
  33. if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF))
  34. qemu_irq_raise(s->irq);
  35. else
  36. qemu_irq_lower(s->irq);
  37. }
  38. static void m5208_timer_write(void *opaque, target_phys_addr_t offset,
  39. uint32_t value)
  40. {
  41. m5208_timer_state *s = (m5208_timer_state *)opaque;
  42. int prescale;
  43. int limit;
  44. switch (offset) {
  45. case 0:
  46. /* The PIF bit is set-to-clear. */
  47. if (value & PCSR_PIF) {
  48. s->pcsr &= ~PCSR_PIF;
  49. value &= ~PCSR_PIF;
  50. }
  51. /* Avoid frobbing the timer if we're just twiddling IRQ bits. */
  52. if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) {
  53. s->pcsr = value;
  54. m5208_timer_update(s);
  55. return;
  56. }
  57. if (s->pcsr & PCSR_EN)
  58. ptimer_stop(s->timer);
  59. s->pcsr = value;
  60. prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT);
  61. ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale);
  62. if (s->pcsr & PCSR_RLD)
  63. limit = s->pmr;
  64. else
  65. limit = 0xffff;
  66. ptimer_set_limit(s->timer, limit, 0);
  67. if (s->pcsr & PCSR_EN)
  68. ptimer_run(s->timer, 0);
  69. break;
  70. case 2:
  71. s->pmr = value;
  72. s->pcsr &= ~PCSR_PIF;
  73. if ((s->pcsr & PCSR_RLD) == 0) {
  74. if (s->pcsr & PCSR_OVW)
  75. ptimer_set_count(s->timer, value);
  76. } else {
  77. ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
  78. }
  79. break;
  80. case 4:
  81. break;
  82. default:
  83. cpu_abort(cpu_single_env, "m5208_timer_write: Bad offset 0x%x\n",
  84. (int)offset);
  85. break;
  86. }
  87. m5208_timer_update(s);
  88. }
  89. static void m5208_timer_trigger(void *opaque)
  90. {
  91. m5208_timer_state *s = (m5208_timer_state *)opaque;
  92. s->pcsr |= PCSR_PIF;
  93. m5208_timer_update(s);
  94. }
  95. static uint32_t m5208_timer_read(void *opaque, target_phys_addr_t addr)
  96. {
  97. m5208_timer_state *s = (m5208_timer_state *)opaque;
  98. switch (addr) {
  99. case 0:
  100. return s->pcsr;
  101. case 2:
  102. return s->pmr;
  103. case 4:
  104. return ptimer_get_count(s->timer);
  105. default:
  106. cpu_abort(cpu_single_env, "m5208_timer_read: Bad offset 0x%x\n",
  107. (int)addr);
  108. return 0;
  109. }
  110. }
  111. static CPUReadMemoryFunc *m5208_timer_readfn[] = {
  112. m5208_timer_read,
  113. m5208_timer_read,
  114. m5208_timer_read
  115. };
  116. static CPUWriteMemoryFunc *m5208_timer_writefn[] = {
  117. m5208_timer_write,
  118. m5208_timer_write,
  119. m5208_timer_write
  120. };
  121. static uint32_t m5208_sys_read(void *opaque, target_phys_addr_t addr)
  122. {
  123. switch (addr) {
  124. case 0x110: /* SDCS0 */
  125. {
  126. int n;
  127. for (n = 0; n < 32; n++) {
  128. if (ram_size < (2u << n))
  129. break;
  130. }
  131. return (n - 1) | 0x40000000;
  132. }
  133. case 0x114: /* SDCS1 */
  134. return 0;
  135. default:
  136. cpu_abort(cpu_single_env, "m5208_sys_read: Bad offset 0x%x\n",
  137. (int)addr);
  138. return 0;
  139. }
  140. }
  141. static void m5208_sys_write(void *opaque, target_phys_addr_t addr,
  142. uint32_t value)
  143. {
  144. cpu_abort(cpu_single_env, "m5208_sys_write: Bad offset 0x%x\n",
  145. (int)addr);
  146. }
  147. static CPUReadMemoryFunc *m5208_sys_readfn[] = {
  148. m5208_sys_read,
  149. m5208_sys_read,
  150. m5208_sys_read
  151. };
  152. static CPUWriteMemoryFunc *m5208_sys_writefn[] = {
  153. m5208_sys_write,
  154. m5208_sys_write,
  155. m5208_sys_write
  156. };
  157. static void mcf5208_sys_init(qemu_irq *pic)
  158. {
  159. int iomemtype;
  160. m5208_timer_state *s;
  161. QEMUBH *bh;
  162. int i;
  163. iomemtype = cpu_register_io_memory(0, m5208_sys_readfn,
  164. m5208_sys_writefn, NULL);
  165. /* SDRAMC. */
  166. cpu_register_physical_memory(0xfc0a8000, 0x00004000, iomemtype);
  167. /* Timers. */
  168. for (i = 0; i < 2; i++) {
  169. s = (m5208_timer_state *)qemu_mallocz(sizeof(m5208_timer_state));
  170. bh = qemu_bh_new(m5208_timer_trigger, s);
  171. s->timer = ptimer_init(bh);
  172. iomemtype = cpu_register_io_memory(0, m5208_timer_readfn,
  173. m5208_timer_writefn, s);
  174. cpu_register_physical_memory(0xfc080000 + 0x4000 * i, 0x00004000,
  175. iomemtype);
  176. s->irq = pic[4 + i];
  177. }
  178. }
  179. static void mcf5208evb_init(ram_addr_t ram_size, int vga_ram_size,
  180. const char *boot_device,
  181. const char *kernel_filename, const char *kernel_cmdline,
  182. const char *initrd_filename, const char *cpu_model)
  183. {
  184. CPUState *env;
  185. int kernel_size;
  186. uint64_t elf_entry;
  187. target_ulong entry;
  188. qemu_irq *pic;
  189. if (!cpu_model)
  190. cpu_model = "m5208";
  191. env = cpu_init(cpu_model);
  192. if (!env) {
  193. fprintf(stderr, "Unable to find m68k CPU definition\n");
  194. exit(1);
  195. }
  196. /* Initialize CPU registers. */
  197. env->vbr = 0;
  198. /* TODO: Configure BARs. */
  199. /* DRAM at 0x20000000 */
  200. cpu_register_physical_memory(0x40000000, ram_size,
  201. qemu_ram_alloc(ram_size) | IO_MEM_RAM);
  202. /* Internal SRAM. */
  203. cpu_register_physical_memory(0x80000000, 16384,
  204. qemu_ram_alloc(16384) | IO_MEM_RAM);
  205. /* Internal peripherals. */
  206. pic = mcf_intc_init(0xfc048000, env);
  207. mcf_uart_mm_init(0xfc060000, pic[26], serial_hds[0]);
  208. mcf_uart_mm_init(0xfc064000, pic[27], serial_hds[1]);
  209. mcf_uart_mm_init(0xfc068000, pic[28], serial_hds[2]);
  210. mcf5208_sys_init(pic);
  211. if (nb_nics > 1) {
  212. fprintf(stderr, "Too many NICs\n");
  213. exit(1);
  214. }
  215. if (nd_table[0].vlan)
  216. mcf_fec_init(&nd_table[0], 0xfc030000, pic + 36);
  217. /* 0xfc000000 SCM. */
  218. /* 0xfc004000 XBS. */
  219. /* 0xfc008000 FlexBus CS. */
  220. /* 0xfc030000 FEC. */
  221. /* 0xfc040000 SCM + Power management. */
  222. /* 0xfc044000 eDMA. */
  223. /* 0xfc048000 INTC. */
  224. /* 0xfc058000 I2C. */
  225. /* 0xfc05c000 QSPI. */
  226. /* 0xfc060000 UART0. */
  227. /* 0xfc064000 UART0. */
  228. /* 0xfc068000 UART0. */
  229. /* 0xfc070000 DMA timers. */
  230. /* 0xfc080000 PIT0. */
  231. /* 0xfc084000 PIT1. */
  232. /* 0xfc088000 EPORT. */
  233. /* 0xfc08c000 Watchdog. */
  234. /* 0xfc090000 clock module. */
  235. /* 0xfc0a0000 CCM + reset. */
  236. /* 0xfc0a4000 GPIO. */
  237. /* 0xfc0a8000 SDRAM controller. */
  238. /* Load kernel. */
  239. if (!kernel_filename) {
  240. fprintf(stderr, "Kernel image must be specified\n");
  241. exit(1);
  242. }
  243. kernel_size = load_elf(kernel_filename, 0, &elf_entry, NULL, NULL);
  244. entry = elf_entry;
  245. if (kernel_size < 0) {
  246. kernel_size = load_uimage(kernel_filename, &entry, NULL, NULL);
  247. }
  248. if (kernel_size < 0) {
  249. kernel_size = load_image(kernel_filename, phys_ram_base);
  250. entry = 0x20000000;
  251. }
  252. if (kernel_size < 0) {
  253. fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
  254. exit(1);
  255. }
  256. env->pc = entry;
  257. }
  258. QEMUMachine mcf5208evb_machine = {
  259. .name = "mcf5208evb",
  260. .desc = "MCF5206EVB",
  261. .init = mcf5208evb_init,
  262. .ram_require = 16384,
  263. };