lsi53c895a.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215
  1. /*
  2. * QEMU LSI53C895A SCSI Host Bus Adapter emulation
  3. *
  4. * Copyright (c) 2006 CodeSourcery.
  5. * Written by Paul Brook
  6. *
  7. * This code is licenced under the LGPL.
  8. */
  9. /* ??? Need to check if the {read,write}[wl] routines work properly on
  10. big-endian targets. */
  11. #include <assert.h> \
  12. #include "hw.h"
  13. #include "pci.h"
  14. #include "scsi-disk.h"
  15. #include "block_int.h"
  16. //#define DEBUG_LSI
  17. //#define DEBUG_LSI_REG
  18. #ifdef DEBUG_LSI
  19. #define DPRINTF(fmt, args...) \
  20. do { printf("lsi_scsi: " fmt , ##args); } while (0)
  21. #define BADF(fmt, args...) \
  22. do { fprintf(stderr, "lsi_scsi: error: " fmt , ##args); exit(1);} while (0)
  23. #else
  24. #define DPRINTF(fmt, args...) do {} while(0)
  25. #define BADF(fmt, args...) \
  26. do { fprintf(stderr, "lsi_scsi: error: " fmt , ##args);} while (0)
  27. #endif
  28. #define LSI_SCNTL0_TRG 0x01
  29. #define LSI_SCNTL0_AAP 0x02
  30. #define LSI_SCNTL0_EPC 0x08
  31. #define LSI_SCNTL0_WATN 0x10
  32. #define LSI_SCNTL0_START 0x20
  33. #define LSI_SCNTL1_SST 0x01
  34. #define LSI_SCNTL1_IARB 0x02
  35. #define LSI_SCNTL1_AESP 0x04
  36. #define LSI_SCNTL1_RST 0x08
  37. #define LSI_SCNTL1_CON 0x10
  38. #define LSI_SCNTL1_DHP 0x20
  39. #define LSI_SCNTL1_ADB 0x40
  40. #define LSI_SCNTL1_EXC 0x80
  41. #define LSI_SCNTL2_WSR 0x01
  42. #define LSI_SCNTL2_VUE0 0x02
  43. #define LSI_SCNTL2_VUE1 0x04
  44. #define LSI_SCNTL2_WSS 0x08
  45. #define LSI_SCNTL2_SLPHBEN 0x10
  46. #define LSI_SCNTL2_SLPMD 0x20
  47. #define LSI_SCNTL2_CHM 0x40
  48. #define LSI_SCNTL2_SDU 0x80
  49. #define LSI_ISTAT0_DIP 0x01
  50. #define LSI_ISTAT0_SIP 0x02
  51. #define LSI_ISTAT0_INTF 0x04
  52. #define LSI_ISTAT0_CON 0x08
  53. #define LSI_ISTAT0_SEM 0x10
  54. #define LSI_ISTAT0_SIGP 0x20
  55. #define LSI_ISTAT0_SRST 0x40
  56. #define LSI_ISTAT0_ABRT 0x80
  57. #define LSI_ISTAT1_SI 0x01
  58. #define LSI_ISTAT1_SRUN 0x02
  59. #define LSI_ISTAT1_FLSH 0x04
  60. #define LSI_SSTAT0_SDP0 0x01
  61. #define LSI_SSTAT0_RST 0x02
  62. #define LSI_SSTAT0_WOA 0x04
  63. #define LSI_SSTAT0_LOA 0x08
  64. #define LSI_SSTAT0_AIP 0x10
  65. #define LSI_SSTAT0_OLF 0x20
  66. #define LSI_SSTAT0_ORF 0x40
  67. #define LSI_SSTAT0_ILF 0x80
  68. #define LSI_SIST0_PAR 0x01
  69. #define LSI_SIST0_RST 0x02
  70. #define LSI_SIST0_UDC 0x04
  71. #define LSI_SIST0_SGE 0x08
  72. #define LSI_SIST0_RSL 0x10
  73. #define LSI_SIST0_SEL 0x20
  74. #define LSI_SIST0_CMP 0x40
  75. #define LSI_SIST0_MA 0x80
  76. #define LSI_SIST1_HTH 0x01
  77. #define LSI_SIST1_GEN 0x02
  78. #define LSI_SIST1_STO 0x04
  79. #define LSI_SIST1_SBMC 0x10
  80. #define LSI_SOCL_IO 0x01
  81. #define LSI_SOCL_CD 0x02
  82. #define LSI_SOCL_MSG 0x04
  83. #define LSI_SOCL_ATN 0x08
  84. #define LSI_SOCL_SEL 0x10
  85. #define LSI_SOCL_BSY 0x20
  86. #define LSI_SOCL_ACK 0x40
  87. #define LSI_SOCL_REQ 0x80
  88. #define LSI_DSTAT_IID 0x01
  89. #define LSI_DSTAT_SIR 0x04
  90. #define LSI_DSTAT_SSI 0x08
  91. #define LSI_DSTAT_ABRT 0x10
  92. #define LSI_DSTAT_BF 0x20
  93. #define LSI_DSTAT_MDPE 0x40
  94. #define LSI_DSTAT_DFE 0x80
  95. #define LSI_DCNTL_COM 0x01
  96. #define LSI_DCNTL_IRQD 0x02
  97. #define LSI_DCNTL_STD 0x04
  98. #define LSI_DCNTL_IRQM 0x08
  99. #define LSI_DCNTL_SSM 0x10
  100. #define LSI_DCNTL_PFEN 0x20
  101. #define LSI_DCNTL_PFF 0x40
  102. #define LSI_DCNTL_CLSE 0x80
  103. #define LSI_DMODE_MAN 0x01
  104. #define LSI_DMODE_BOF 0x02
  105. #define LSI_DMODE_ERMP 0x04
  106. #define LSI_DMODE_ERL 0x08
  107. #define LSI_DMODE_DIOM 0x10
  108. #define LSI_DMODE_SIOM 0x20
  109. #define LSI_CTEST2_DACK 0x01
  110. #define LSI_CTEST2_DREQ 0x02
  111. #define LSI_CTEST2_TEOP 0x04
  112. #define LSI_CTEST2_PCICIE 0x08
  113. #define LSI_CTEST2_CM 0x10
  114. #define LSI_CTEST2_CIO 0x20
  115. #define LSI_CTEST2_SIGP 0x40
  116. #define LSI_CTEST2_DDIR 0x80
  117. #define LSI_CTEST5_BL2 0x04
  118. #define LSI_CTEST5_DDIR 0x08
  119. #define LSI_CTEST5_MASR 0x10
  120. #define LSI_CTEST5_DFSN 0x20
  121. #define LSI_CTEST5_BBCK 0x40
  122. #define LSI_CTEST5_ADCK 0x80
  123. #define LSI_CCNTL0_DILS 0x01
  124. #define LSI_CCNTL0_DISFC 0x10
  125. #define LSI_CCNTL0_ENNDJ 0x20
  126. #define LSI_CCNTL0_PMJCTL 0x40
  127. #define LSI_CCNTL0_ENPMJ 0x80
  128. #define LSI_CCNTL1_EN64DBMV 0x01
  129. #define LSI_CCNTL1_EN64TIBMV 0x02
  130. #define LSI_CCNTL1_64TIMOD 0x04
  131. #define LSI_CCNTL1_DDAC 0x08
  132. #define LSI_CCNTL1_ZMOD 0x80
  133. #define LSI_CCNTL1_40BIT (LSI_CCNTL1_EN64TIBMV|LSI_CCNTL1_64TIMOD)
  134. #define PHASE_DO 0
  135. #define PHASE_DI 1
  136. #define PHASE_CMD 2
  137. #define PHASE_ST 3
  138. #define PHASE_MO 6
  139. #define PHASE_MI 7
  140. #define PHASE_MASK 7
  141. /* Maximum length of MSG IN data. */
  142. #define LSI_MAX_MSGIN_LEN 8
  143. /* Flag set if this is a tagged command. */
  144. #define LSI_TAG_VALID (1 << 16)
  145. typedef struct {
  146. uint32_t tag;
  147. uint32_t pending;
  148. int out;
  149. } lsi_queue;
  150. typedef struct {
  151. PCIDevice pci_dev;
  152. int mmio_io_addr;
  153. int ram_io_addr;
  154. uint32_t script_ram_base;
  155. int carry; /* ??? Should this be an a visible register somewhere? */
  156. int sense;
  157. /* Action to take at the end of a MSG IN phase.
  158. 0 = COMMAND, 1 = disconect, 2 = DATA OUT, 3 = DATA IN. */
  159. int msg_action;
  160. int msg_len;
  161. uint8_t msg[LSI_MAX_MSGIN_LEN];
  162. /* 0 if SCRIPTS are running or stopped.
  163. * 1 if a Wait Reselect instruction has been issued.
  164. * 2 if processing DMA from lsi_execute_script.
  165. * 3 if a DMA operation is in progress. */
  166. int waiting;
  167. SCSIDevice *scsi_dev[LSI_MAX_DEVS];
  168. SCSIDevice *current_dev;
  169. int current_lun;
  170. /* The tag is a combination of the device ID and the SCSI tag. */
  171. uint32_t current_tag;
  172. uint32_t current_dma_len;
  173. int command_complete;
  174. uint8_t *dma_buf;
  175. lsi_queue *queue;
  176. int queue_len;
  177. int active_commands;
  178. uint32_t dsa;
  179. uint32_t temp;
  180. uint32_t dnad;
  181. uint32_t dbc;
  182. uint8_t istat0;
  183. uint8_t istat1;
  184. uint8_t dcmd;
  185. uint8_t dstat;
  186. uint8_t dien;
  187. uint8_t sist0;
  188. uint8_t sist1;
  189. uint8_t sien0;
  190. uint8_t sien1;
  191. uint8_t mbox0;
  192. uint8_t mbox1;
  193. uint8_t dfifo;
  194. uint8_t ctest2;
  195. uint8_t ctest3;
  196. uint8_t ctest4;
  197. uint8_t ctest5;
  198. uint8_t ccntl0;
  199. uint8_t ccntl1;
  200. uint32_t dsp;
  201. uint32_t dsps;
  202. uint8_t dmode;
  203. uint8_t dcntl;
  204. uint8_t scntl0;
  205. uint8_t scntl1;
  206. uint8_t scntl2;
  207. uint8_t scntl3;
  208. uint8_t sstat0;
  209. uint8_t sstat1;
  210. uint8_t scid;
  211. uint8_t sxfer;
  212. uint8_t socl;
  213. uint8_t sdid;
  214. uint8_t ssid;
  215. uint8_t sfbr;
  216. uint8_t stest1;
  217. uint8_t stest2;
  218. uint8_t stest3;
  219. uint8_t sidl;
  220. uint8_t stime0;
  221. uint8_t respid0;
  222. uint8_t respid1;
  223. uint32_t mmrs;
  224. uint32_t mmws;
  225. uint32_t sfs;
  226. uint32_t drs;
  227. uint32_t sbms;
  228. uint32_t dbms;
  229. uint32_t dnad64;
  230. uint32_t pmjad1;
  231. uint32_t pmjad2;
  232. uint32_t rbc;
  233. uint32_t ua;
  234. uint32_t ia;
  235. uint32_t sbc;
  236. uint32_t csbc;
  237. uint32_t scratch[18]; /* SCRATCHA-SCRATCHR */
  238. uint8_t sbr;
  239. /* Script ram is stored as 32-bit words in host byteorder. */
  240. uint32_t script_ram[2048];
  241. } LSIState;
  242. static void lsi_soft_reset(LSIState *s)
  243. {
  244. DPRINTF("Reset\n");
  245. s->carry = 0;
  246. s->waiting = 0;
  247. s->dsa = 0;
  248. s->dnad = 0;
  249. s->dbc = 0;
  250. s->temp = 0;
  251. memset(s->scratch, 0, sizeof(s->scratch));
  252. s->istat0 = 0;
  253. s->istat1 = 0;
  254. s->dcmd = 0;
  255. s->dstat = 0;
  256. s->dien = 0;
  257. s->sist0 = 0;
  258. s->sist1 = 0;
  259. s->sien0 = 0;
  260. s->sien1 = 0;
  261. s->mbox0 = 0;
  262. s->mbox1 = 0;
  263. s->dfifo = 0;
  264. s->ctest2 = 0;
  265. s->ctest3 = 0;
  266. s->ctest4 = 0;
  267. s->ctest5 = 0;
  268. s->ccntl0 = 0;
  269. s->ccntl1 = 0;
  270. s->dsp = 0;
  271. s->dsps = 0;
  272. s->dmode = 0;
  273. s->dcntl = 0;
  274. s->scntl0 = 0xc0;
  275. s->scntl1 = 0;
  276. s->scntl2 = 0;
  277. s->scntl3 = 0;
  278. s->sstat0 = 0;
  279. s->sstat1 = 0;
  280. s->scid = 7;
  281. s->sxfer = 0;
  282. s->socl = 0;
  283. s->stest1 = 0;
  284. s->stest2 = 0;
  285. s->stest3 = 0;
  286. s->sidl = 0;
  287. s->stime0 = 0;
  288. s->respid0 = 0x80;
  289. s->respid1 = 0;
  290. s->mmrs = 0;
  291. s->mmws = 0;
  292. s->sfs = 0;
  293. s->drs = 0;
  294. s->sbms = 0;
  295. s->dbms = 0;
  296. s->dnad64 = 0;
  297. s->pmjad1 = 0;
  298. s->pmjad2 = 0;
  299. s->rbc = 0;
  300. s->ua = 0;
  301. s->ia = 0;
  302. s->sbc = 0;
  303. s->csbc = 0;
  304. s->sbr = 0;
  305. }
  306. static int lsi_dma_40bit(LSIState *s)
  307. {
  308. if ((s->ccntl1 & LSI_CCNTL1_40BIT) == LSI_CCNTL1_40BIT)
  309. return 1;
  310. return 0;
  311. }
  312. static int lsi_dma_ti64bit(LSIState *s)
  313. {
  314. if ((s->ccntl1 & LSI_CCNTL1_EN64TIBMV) == LSI_CCNTL1_EN64TIBMV)
  315. return 1;
  316. return 0;
  317. }
  318. static int lsi_dma_64bit(LSIState *s)
  319. {
  320. if ((s->ccntl1 & LSI_CCNTL1_EN64DBMV) == LSI_CCNTL1_EN64DBMV)
  321. return 1;
  322. return 0;
  323. }
  324. static uint8_t lsi_reg_readb(LSIState *s, int offset);
  325. static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val);
  326. static void lsi_execute_script(LSIState *s);
  327. static inline uint32_t read_dword(LSIState *s, uint32_t addr)
  328. {
  329. uint32_t buf;
  330. /* Optimize reading from SCRIPTS RAM. */
  331. if ((addr & 0xffffe000) == s->script_ram_base) {
  332. return s->script_ram[(addr & 0x1fff) >> 2];
  333. }
  334. cpu_physical_memory_read(addr, (uint8_t *)&buf, 4);
  335. return cpu_to_le32(buf);
  336. }
  337. static void lsi_stop_script(LSIState *s)
  338. {
  339. s->istat1 &= ~LSI_ISTAT1_SRUN;
  340. }
  341. static void lsi_update_irq(LSIState *s)
  342. {
  343. int level;
  344. static int last_level;
  345. /* It's unclear whether the DIP/SIP bits should be cleared when the
  346. Interrupt Status Registers are cleared or when istat0 is read.
  347. We currently do the formwer, which seems to work. */
  348. level = 0;
  349. if (s->dstat) {
  350. if (s->dstat & s->dien)
  351. level = 1;
  352. s->istat0 |= LSI_ISTAT0_DIP;
  353. } else {
  354. s->istat0 &= ~LSI_ISTAT0_DIP;
  355. }
  356. if (s->sist0 || s->sist1) {
  357. if ((s->sist0 & s->sien0) || (s->sist1 & s->sien1))
  358. level = 1;
  359. s->istat0 |= LSI_ISTAT0_SIP;
  360. } else {
  361. s->istat0 &= ~LSI_ISTAT0_SIP;
  362. }
  363. if (s->istat0 & LSI_ISTAT0_INTF)
  364. level = 1;
  365. if (level != last_level) {
  366. DPRINTF("Update IRQ level %d dstat %02x sist %02x%02x\n",
  367. level, s->dstat, s->sist1, s->sist0);
  368. last_level = level;
  369. }
  370. qemu_set_irq(s->pci_dev.irq[0], level);
  371. }
  372. /* Stop SCRIPTS execution and raise a SCSI interrupt. */
  373. static void lsi_script_scsi_interrupt(LSIState *s, int stat0, int stat1)
  374. {
  375. uint32_t mask0;
  376. uint32_t mask1;
  377. DPRINTF("SCSI Interrupt 0x%02x%02x prev 0x%02x%02x\n",
  378. stat1, stat0, s->sist1, s->sist0);
  379. s->sist0 |= stat0;
  380. s->sist1 |= stat1;
  381. /* Stop processor on fatal or unmasked interrupt. As a special hack
  382. we don't stop processing when raising STO. Instead continue
  383. execution and stop at the next insn that accesses the SCSI bus. */
  384. mask0 = s->sien0 | ~(LSI_SIST0_CMP | LSI_SIST0_SEL | LSI_SIST0_RSL);
  385. mask1 = s->sien1 | ~(LSI_SIST1_GEN | LSI_SIST1_HTH);
  386. mask1 &= ~LSI_SIST1_STO;
  387. if (s->sist0 & mask0 || s->sist1 & mask1) {
  388. lsi_stop_script(s);
  389. }
  390. lsi_update_irq(s);
  391. }
  392. /* Stop SCRIPTS execution and raise a DMA interrupt. */
  393. static void lsi_script_dma_interrupt(LSIState *s, int stat)
  394. {
  395. DPRINTF("DMA Interrupt 0x%x prev 0x%x\n", stat, s->dstat);
  396. s->dstat |= stat;
  397. lsi_update_irq(s);
  398. lsi_stop_script(s);
  399. }
  400. static inline void lsi_set_phase(LSIState *s, int phase)
  401. {
  402. s->sstat1 = (s->sstat1 & ~PHASE_MASK) | phase;
  403. }
  404. static void lsi_bad_phase(LSIState *s, int out, int new_phase)
  405. {
  406. /* Trigger a phase mismatch. */
  407. if (s->ccntl0 & LSI_CCNTL0_ENPMJ) {
  408. if ((s->ccntl0 & LSI_CCNTL0_PMJCTL) || out) {
  409. s->dsp = s->pmjad1;
  410. } else {
  411. s->dsp = s->pmjad2;
  412. }
  413. DPRINTF("Data phase mismatch jump to %08x\n", s->dsp);
  414. } else {
  415. DPRINTF("Phase mismatch interrupt\n");
  416. lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
  417. lsi_stop_script(s);
  418. }
  419. lsi_set_phase(s, new_phase);
  420. }
  421. /* Resume SCRIPTS execution after a DMA operation. */
  422. static void lsi_resume_script(LSIState *s)
  423. {
  424. if (s->waiting != 2) {
  425. s->waiting = 0;
  426. lsi_execute_script(s);
  427. } else {
  428. s->waiting = 0;
  429. }
  430. }
  431. /* Initiate a SCSI layer data transfer. */
  432. static void lsi_do_dma(LSIState *s, int out)
  433. {
  434. uint32_t count;
  435. target_phys_addr_t addr;
  436. if (!s->current_dma_len) {
  437. /* Wait until data is available. */
  438. DPRINTF("DMA no data available\n");
  439. return;
  440. }
  441. count = s->dbc;
  442. if (count > s->current_dma_len)
  443. count = s->current_dma_len;
  444. addr = s->dnad;
  445. /* both 40 and Table Indirect 64-bit DMAs store upper bits in dnad64 */
  446. if (lsi_dma_40bit(s) || lsi_dma_ti64bit(s))
  447. addr |= ((uint64_t)s->dnad64 << 32);
  448. else if (s->dbms)
  449. addr |= ((uint64_t)s->dbms << 32);
  450. else if (s->sbms)
  451. addr |= ((uint64_t)s->sbms << 32);
  452. DPRINTF("DMA addr=0x" TARGET_FMT_plx " len=%d\n", addr, count);
  453. s->csbc += count;
  454. s->dnad += count;
  455. s->dbc -= count;
  456. if (s->dma_buf == NULL) {
  457. s->dma_buf = s->current_dev->get_buf(s->current_dev,
  458. s->current_tag);
  459. }
  460. /* ??? Set SFBR to first data byte. */
  461. if (out) {
  462. cpu_physical_memory_read(addr, s->dma_buf, count);
  463. } else {
  464. cpu_physical_memory_write(addr, s->dma_buf, count);
  465. }
  466. s->current_dma_len -= count;
  467. if (s->current_dma_len == 0) {
  468. s->dma_buf = NULL;
  469. if (out) {
  470. /* Write the data. */
  471. s->current_dev->write_data(s->current_dev, s->current_tag);
  472. } else {
  473. /* Request any remaining data. */
  474. s->current_dev->read_data(s->current_dev, s->current_tag);
  475. }
  476. } else {
  477. s->dma_buf += count;
  478. lsi_resume_script(s);
  479. }
  480. }
  481. /* Add a command to the queue. */
  482. static void lsi_queue_command(LSIState *s)
  483. {
  484. lsi_queue *p;
  485. DPRINTF("Queueing tag=0x%x\n", s->current_tag);
  486. if (s->queue_len == s->active_commands) {
  487. s->queue_len++;
  488. s->queue = qemu_realloc(s->queue, s->queue_len * sizeof(lsi_queue));
  489. }
  490. p = &s->queue[s->active_commands++];
  491. p->tag = s->current_tag;
  492. p->pending = 0;
  493. p->out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
  494. }
  495. /* Queue a byte for a MSG IN phase. */
  496. static void lsi_add_msg_byte(LSIState *s, uint8_t data)
  497. {
  498. if (s->msg_len >= LSI_MAX_MSGIN_LEN) {
  499. BADF("MSG IN data too long\n");
  500. } else {
  501. DPRINTF("MSG IN 0x%02x\n", data);
  502. s->msg[s->msg_len++] = data;
  503. }
  504. }
  505. /* Perform reselection to continue a command. */
  506. static void lsi_reselect(LSIState *s, uint32_t tag)
  507. {
  508. lsi_queue *p;
  509. int n;
  510. int id;
  511. p = NULL;
  512. for (n = 0; n < s->active_commands; n++) {
  513. p = &s->queue[n];
  514. if (p->tag == tag)
  515. break;
  516. }
  517. if (n == s->active_commands) {
  518. BADF("Reselected non-existant command tag=0x%x\n", tag);
  519. return;
  520. }
  521. id = (tag >> 8) & 0xf;
  522. s->ssid = id | 0x80;
  523. DPRINTF("Reselected target %d\n", id);
  524. s->current_dev = s->scsi_dev[id];
  525. s->current_tag = tag;
  526. s->scntl1 |= LSI_SCNTL1_CON;
  527. lsi_set_phase(s, PHASE_MI);
  528. s->msg_action = p->out ? 2 : 3;
  529. s->current_dma_len = p->pending;
  530. s->dma_buf = NULL;
  531. lsi_add_msg_byte(s, 0x80);
  532. if (s->current_tag & LSI_TAG_VALID) {
  533. lsi_add_msg_byte(s, 0x20);
  534. lsi_add_msg_byte(s, tag & 0xff);
  535. }
  536. s->active_commands--;
  537. if (n != s->active_commands) {
  538. s->queue[n] = s->queue[s->active_commands];
  539. }
  540. }
  541. /* Record that data is available for a queued command. Returns zero if
  542. the device was reselected, nonzero if the IO is deferred. */
  543. static int lsi_queue_tag(LSIState *s, uint32_t tag, uint32_t arg)
  544. {
  545. lsi_queue *p;
  546. int i;
  547. for (i = 0; i < s->active_commands; i++) {
  548. p = &s->queue[i];
  549. if (p->tag == tag) {
  550. if (p->pending) {
  551. BADF("Multiple IO pending for tag %d\n", tag);
  552. }
  553. p->pending = arg;
  554. if (s->waiting == 1) {
  555. /* Reselect device. */
  556. lsi_reselect(s, tag);
  557. return 0;
  558. } else {
  559. DPRINTF("Queueing IO tag=0x%x\n", tag);
  560. p->pending = arg;
  561. return 1;
  562. }
  563. }
  564. }
  565. BADF("IO with unknown tag %d\n", tag);
  566. return 1;
  567. }
  568. /* Callback to indicate that the SCSI layer has completed a transfer. */
  569. static void lsi_command_complete(void *opaque, int reason, uint32_t tag,
  570. uint32_t arg)
  571. {
  572. LSIState *s = (LSIState *)opaque;
  573. int out;
  574. out = (s->sstat1 & PHASE_MASK) == PHASE_DO;
  575. if (reason == SCSI_REASON_DONE) {
  576. DPRINTF("Command complete sense=%d\n", (int)arg);
  577. s->sense = arg;
  578. s->command_complete = 2;
  579. if (s->waiting && s->dbc != 0) {
  580. /* Raise phase mismatch for short transfers. */
  581. lsi_bad_phase(s, out, PHASE_ST);
  582. } else {
  583. lsi_set_phase(s, PHASE_ST);
  584. }
  585. lsi_resume_script(s);
  586. return;
  587. }
  588. if (s->waiting == 1 || tag != s->current_tag) {
  589. if (lsi_queue_tag(s, tag, arg))
  590. return;
  591. }
  592. DPRINTF("Data ready tag=0x%x len=%d\n", tag, arg);
  593. s->current_dma_len = arg;
  594. s->command_complete = 1;
  595. if (!s->waiting)
  596. return;
  597. if (s->waiting == 1 || s->dbc == 0) {
  598. lsi_resume_script(s);
  599. } else {
  600. lsi_do_dma(s, out);
  601. }
  602. }
  603. static void lsi_do_command(LSIState *s)
  604. {
  605. uint8_t buf[16];
  606. int n;
  607. DPRINTF("Send command len=%d\n", s->dbc);
  608. if (s->dbc > 16)
  609. s->dbc = 16;
  610. cpu_physical_memory_read(s->dnad, buf, s->dbc);
  611. s->sfbr = buf[0];
  612. s->command_complete = 0;
  613. n = s->current_dev->send_command(s->current_dev, s->current_tag, buf,
  614. s->current_lun);
  615. if (n > 0) {
  616. lsi_set_phase(s, PHASE_DI);
  617. s->current_dev->read_data(s->current_dev, s->current_tag);
  618. } else if (n < 0) {
  619. lsi_set_phase(s, PHASE_DO);
  620. s->current_dev->write_data(s->current_dev, s->current_tag);
  621. }
  622. if (!s->command_complete) {
  623. if (n) {
  624. /* Command did not complete immediately so disconnect. */
  625. lsi_add_msg_byte(s, 2); /* SAVE DATA POINTER */
  626. lsi_add_msg_byte(s, 4); /* DISCONNECT */
  627. /* wait data */
  628. lsi_set_phase(s, PHASE_MI);
  629. s->msg_action = 1;
  630. lsi_queue_command(s);
  631. } else {
  632. /* wait command complete */
  633. lsi_set_phase(s, PHASE_DI);
  634. }
  635. }
  636. }
  637. static void lsi_do_status(LSIState *s)
  638. {
  639. uint8_t sense;
  640. DPRINTF("Get status len=%d sense=%d\n", s->dbc, s->sense);
  641. if (s->dbc != 1)
  642. BADF("Bad Status move\n");
  643. s->dbc = 1;
  644. sense = s->sense;
  645. s->sfbr = sense;
  646. cpu_physical_memory_write(s->dnad, &sense, 1);
  647. lsi_set_phase(s, PHASE_MI);
  648. s->msg_action = 1;
  649. lsi_add_msg_byte(s, 0); /* COMMAND COMPLETE */
  650. }
  651. static void lsi_disconnect(LSIState *s)
  652. {
  653. s->scntl1 &= ~LSI_SCNTL1_CON;
  654. s->sstat1 &= ~PHASE_MASK;
  655. }
  656. static void lsi_do_msgin(LSIState *s)
  657. {
  658. int len;
  659. DPRINTF("Message in len=%d/%d\n", s->dbc, s->msg_len);
  660. s->sfbr = s->msg[0];
  661. len = s->msg_len;
  662. if (len > s->dbc)
  663. len = s->dbc;
  664. cpu_physical_memory_write(s->dnad, s->msg, len);
  665. /* Linux drivers rely on the last byte being in the SIDL. */
  666. s->sidl = s->msg[len - 1];
  667. s->msg_len -= len;
  668. if (s->msg_len) {
  669. memmove(s->msg, s->msg + len, s->msg_len);
  670. } else {
  671. /* ??? Check if ATN (not yet implemented) is asserted and maybe
  672. switch to PHASE_MO. */
  673. switch (s->msg_action) {
  674. case 0:
  675. lsi_set_phase(s, PHASE_CMD);
  676. break;
  677. case 1:
  678. lsi_disconnect(s);
  679. break;
  680. case 2:
  681. lsi_set_phase(s, PHASE_DO);
  682. break;
  683. case 3:
  684. lsi_set_phase(s, PHASE_DI);
  685. break;
  686. default:
  687. abort();
  688. }
  689. }
  690. }
  691. /* Read the next byte during a MSGOUT phase. */
  692. static uint8_t lsi_get_msgbyte(LSIState *s)
  693. {
  694. uint8_t data;
  695. cpu_physical_memory_read(s->dnad, &data, 1);
  696. s->dnad++;
  697. s->dbc--;
  698. return data;
  699. }
  700. static void lsi_do_msgout(LSIState *s)
  701. {
  702. uint8_t msg;
  703. int len;
  704. DPRINTF("MSG out len=%d\n", s->dbc);
  705. while (s->dbc) {
  706. msg = lsi_get_msgbyte(s);
  707. s->sfbr = msg;
  708. switch (msg) {
  709. case 0x00:
  710. DPRINTF("MSG: Disconnect\n");
  711. lsi_disconnect(s);
  712. break;
  713. case 0x08:
  714. DPRINTF("MSG: No Operation\n");
  715. lsi_set_phase(s, PHASE_CMD);
  716. break;
  717. case 0x01:
  718. len = lsi_get_msgbyte(s);
  719. msg = lsi_get_msgbyte(s);
  720. DPRINTF("Extended message 0x%x (len %d)\n", msg, len);
  721. switch (msg) {
  722. case 1:
  723. DPRINTF("SDTR (ignored)\n");
  724. s->dbc -= 2;
  725. break;
  726. case 3:
  727. DPRINTF("WDTR (ignored)\n");
  728. s->dbc -= 1;
  729. break;
  730. default:
  731. goto bad;
  732. }
  733. break;
  734. case 0x20: /* SIMPLE queue */
  735. s->current_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
  736. DPRINTF("SIMPLE queue tag=0x%x\n", s->current_tag & 0xff);
  737. break;
  738. case 0x21: /* HEAD of queue */
  739. BADF("HEAD queue not implemented\n");
  740. s->current_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
  741. break;
  742. case 0x22: /* ORDERED queue */
  743. BADF("ORDERED queue not implemented\n");
  744. s->current_tag |= lsi_get_msgbyte(s) | LSI_TAG_VALID;
  745. break;
  746. default:
  747. if ((msg & 0x80) == 0) {
  748. goto bad;
  749. }
  750. s->current_lun = msg & 7;
  751. DPRINTF("Select LUN %d\n", s->current_lun);
  752. lsi_set_phase(s, PHASE_CMD);
  753. break;
  754. }
  755. }
  756. return;
  757. bad:
  758. BADF("Unimplemented message 0x%02x\n", msg);
  759. lsi_set_phase(s, PHASE_MI);
  760. lsi_add_msg_byte(s, 7); /* MESSAGE REJECT */
  761. s->msg_action = 0;
  762. }
  763. /* Sign extend a 24-bit value. */
  764. static inline int32_t sxt24(int32_t n)
  765. {
  766. return (n << 8) >> 8;
  767. }
  768. static void lsi_memcpy(LSIState *s, uint32_t dest, uint32_t src, int count)
  769. {
  770. int n;
  771. uint8_t buf[TARGET_PAGE_SIZE];
  772. DPRINTF("memcpy dest 0x%08x src 0x%08x count %d\n", dest, src, count);
  773. while (count) {
  774. n = (count > TARGET_PAGE_SIZE) ? TARGET_PAGE_SIZE : count;
  775. cpu_physical_memory_read(src, buf, n);
  776. cpu_physical_memory_write(dest, buf, n);
  777. src += n;
  778. dest += n;
  779. count -= n;
  780. }
  781. }
  782. static void lsi_wait_reselect(LSIState *s)
  783. {
  784. int i;
  785. DPRINTF("Wait Reselect\n");
  786. if (s->current_dma_len)
  787. BADF("Reselect with pending DMA\n");
  788. for (i = 0; i < s->active_commands; i++) {
  789. if (s->queue[i].pending) {
  790. lsi_reselect(s, s->queue[i].tag);
  791. break;
  792. }
  793. }
  794. if (s->current_dma_len == 0) {
  795. s->waiting = 1;
  796. }
  797. }
  798. static void lsi_execute_script(LSIState *s)
  799. {
  800. uint32_t insn;
  801. uint32_t addr, addr_high;
  802. int opcode;
  803. int insn_processed = 0;
  804. s->istat1 |= LSI_ISTAT1_SRUN;
  805. again:
  806. insn_processed++;
  807. insn = read_dword(s, s->dsp);
  808. if (!insn) {
  809. /* If we receive an empty opcode increment the DSP by 4 bytes
  810. instead of 8 and execute the next opcode at that location */
  811. s->dsp += 4;
  812. goto again;
  813. }
  814. addr = read_dword(s, s->dsp + 4);
  815. addr_high = 0;
  816. DPRINTF("SCRIPTS dsp=%08x opcode %08x arg %08x\n", s->dsp, insn, addr);
  817. s->dsps = addr;
  818. s->dcmd = insn >> 24;
  819. s->dsp += 8;
  820. switch (insn >> 30) {
  821. case 0: /* Block move. */
  822. if (s->sist1 & LSI_SIST1_STO) {
  823. DPRINTF("Delayed select timeout\n");
  824. lsi_stop_script(s);
  825. break;
  826. }
  827. s->dbc = insn & 0xffffff;
  828. s->rbc = s->dbc;
  829. /* ??? Set ESA. */
  830. s->ia = s->dsp - 8;
  831. if (insn & (1 << 29)) {
  832. /* Indirect addressing. */
  833. addr = read_dword(s, addr);
  834. } else if (insn & (1 << 28)) {
  835. uint32_t buf[2];
  836. int32_t offset;
  837. /* Table indirect addressing. */
  838. /* 32-bit Table indirect */
  839. offset = sxt24(addr);
  840. cpu_physical_memory_read(s->dsa + offset, (uint8_t *)buf, 8);
  841. /* byte count is stored in bits 0:23 only */
  842. s->dbc = cpu_to_le32(buf[0]) & 0xffffff;
  843. s->rbc = s->dbc;
  844. addr = cpu_to_le32(buf[1]);
  845. /* 40-bit DMA, upper addr bits [39:32] stored in first DWORD of
  846. * table, bits [31:24] */
  847. if (lsi_dma_40bit(s))
  848. addr_high = cpu_to_le32(buf[0]) >> 24;
  849. else if (lsi_dma_ti64bit(s)) {
  850. int selector = (cpu_to_le32(buf[0]) >> 24) & 0x1f;
  851. switch (selector) {
  852. case 0 ... 0x0f:
  853. /* offset index into scratch registers since
  854. * TI64 mode can use registers C to R */
  855. addr_high = s->scratch[2 + selector];
  856. break;
  857. case 0x10:
  858. addr_high = s->mmrs;
  859. break;
  860. case 0x11:
  861. addr_high = s->mmws;
  862. break;
  863. case 0x12:
  864. addr_high = s->sfs;
  865. break;
  866. case 0x13:
  867. addr_high = s->drs;
  868. break;
  869. case 0x14:
  870. addr_high = s->sbms;
  871. break;
  872. case 0x15:
  873. addr_high = s->dbms;
  874. break;
  875. default:
  876. BADF("Illegal selector specified (0x%x > 0x15)"
  877. " for 64-bit DMA block move", selector);
  878. break;
  879. }
  880. }
  881. } else if (lsi_dma_64bit(s)) {
  882. /* fetch a 3rd dword if 64-bit direct move is enabled and
  883. only if we're not doing table indirect or indirect addressing */
  884. s->dbms = read_dword(s, s->dsp);
  885. s->dsp += 4;
  886. s->ia = s->dsp - 12;
  887. }
  888. if ((s->sstat1 & PHASE_MASK) != ((insn >> 24) & 7)) {
  889. DPRINTF("Wrong phase got %d expected %d\n",
  890. s->sstat1 & PHASE_MASK, (insn >> 24) & 7);
  891. lsi_script_scsi_interrupt(s, LSI_SIST0_MA, 0);
  892. break;
  893. }
  894. s->dnad = addr;
  895. s->dnad64 = addr_high;
  896. switch (s->sstat1 & 0x7) {
  897. case PHASE_DO:
  898. s->waiting = 2;
  899. lsi_do_dma(s, 1);
  900. if (s->waiting)
  901. s->waiting = 3;
  902. break;
  903. case PHASE_DI:
  904. s->waiting = 2;
  905. lsi_do_dma(s, 0);
  906. if (s->waiting)
  907. s->waiting = 3;
  908. break;
  909. case PHASE_CMD:
  910. lsi_do_command(s);
  911. break;
  912. case PHASE_ST:
  913. lsi_do_status(s);
  914. break;
  915. case PHASE_MO:
  916. lsi_do_msgout(s);
  917. break;
  918. case PHASE_MI:
  919. lsi_do_msgin(s);
  920. break;
  921. default:
  922. BADF("Unimplemented phase %d\n", s->sstat1 & PHASE_MASK);
  923. exit(1);
  924. }
  925. s->dfifo = s->dbc & 0xff;
  926. s->ctest5 = (s->ctest5 & 0xfc) | ((s->dbc >> 8) & 3);
  927. s->sbc = s->dbc;
  928. s->rbc -= s->dbc;
  929. s->ua = addr + s->dbc;
  930. break;
  931. case 1: /* IO or Read/Write instruction. */
  932. opcode = (insn >> 27) & 7;
  933. if (opcode < 5) {
  934. uint32_t id;
  935. if (insn & (1 << 25)) {
  936. id = read_dword(s, s->dsa + sxt24(insn));
  937. } else {
  938. id = addr;
  939. }
  940. id = (id >> 16) & 0xf;
  941. if (insn & (1 << 26)) {
  942. addr = s->dsp + sxt24(addr);
  943. }
  944. s->dnad = addr;
  945. switch (opcode) {
  946. case 0: /* Select */
  947. s->sdid = id;
  948. if (s->current_dma_len && (s->ssid & 0xf) == id) {
  949. DPRINTF("Already reselected by target %d\n", id);
  950. break;
  951. }
  952. s->sstat0 |= LSI_SSTAT0_WOA;
  953. s->scntl1 &= ~LSI_SCNTL1_IARB;
  954. if (id >= LSI_MAX_DEVS || !s->scsi_dev[id]) {
  955. DPRINTF("Selected absent target %d\n", id);
  956. lsi_script_scsi_interrupt(s, 0, LSI_SIST1_STO);
  957. lsi_disconnect(s);
  958. break;
  959. }
  960. DPRINTF("Selected target %d%s\n",
  961. id, insn & (1 << 3) ? " ATN" : "");
  962. /* ??? Linux drivers compain when this is set. Maybe
  963. it only applies in low-level mode (unimplemented).
  964. lsi_script_scsi_interrupt(s, LSI_SIST0_CMP, 0); */
  965. s->current_dev = s->scsi_dev[id];
  966. s->current_tag = id << 8;
  967. s->scntl1 |= LSI_SCNTL1_CON;
  968. if (insn & (1 << 3)) {
  969. s->socl |= LSI_SOCL_ATN;
  970. }
  971. lsi_set_phase(s, PHASE_MO);
  972. break;
  973. case 1: /* Disconnect */
  974. DPRINTF("Wait Disconect\n");
  975. s->scntl1 &= ~LSI_SCNTL1_CON;
  976. break;
  977. case 2: /* Wait Reselect */
  978. lsi_wait_reselect(s);
  979. break;
  980. case 3: /* Set */
  981. DPRINTF("Set%s%s%s%s\n",
  982. insn & (1 << 3) ? " ATN" : "",
  983. insn & (1 << 6) ? " ACK" : "",
  984. insn & (1 << 9) ? " TM" : "",
  985. insn & (1 << 10) ? " CC" : "");
  986. if (insn & (1 << 3)) {
  987. s->socl |= LSI_SOCL_ATN;
  988. lsi_set_phase(s, PHASE_MO);
  989. }
  990. if (insn & (1 << 9)) {
  991. BADF("Target mode not implemented\n");
  992. exit(1);
  993. }
  994. if (insn & (1 << 10))
  995. s->carry = 1;
  996. break;
  997. case 4: /* Clear */
  998. DPRINTF("Clear%s%s%s%s\n",
  999. insn & (1 << 3) ? " ATN" : "",
  1000. insn & (1 << 6) ? " ACK" : "",
  1001. insn & (1 << 9) ? " TM" : "",
  1002. insn & (1 << 10) ? " CC" : "");
  1003. if (insn & (1 << 3)) {
  1004. s->socl &= ~LSI_SOCL_ATN;
  1005. }
  1006. if (insn & (1 << 10))
  1007. s->carry = 0;
  1008. break;
  1009. }
  1010. } else {
  1011. uint8_t op0;
  1012. uint8_t op1;
  1013. uint8_t data8;
  1014. int reg;
  1015. int operator;
  1016. #ifdef DEBUG_LSI
  1017. static const char *opcode_names[3] =
  1018. {"Write", "Read", "Read-Modify-Write"};
  1019. static const char *operator_names[8] =
  1020. {"MOV", "SHL", "OR", "XOR", "AND", "SHR", "ADD", "ADC"};
  1021. #endif
  1022. reg = ((insn >> 16) & 0x7f) | (insn & 0x80);
  1023. data8 = (insn >> 8) & 0xff;
  1024. opcode = (insn >> 27) & 7;
  1025. operator = (insn >> 24) & 7;
  1026. DPRINTF("%s reg 0x%x %s data8=0x%02x sfbr=0x%02x%s\n",
  1027. opcode_names[opcode - 5], reg,
  1028. operator_names[operator], data8, s->sfbr,
  1029. (insn & (1 << 23)) ? " SFBR" : "");
  1030. op0 = op1 = 0;
  1031. switch (opcode) {
  1032. case 5: /* From SFBR */
  1033. op0 = s->sfbr;
  1034. op1 = data8;
  1035. break;
  1036. case 6: /* To SFBR */
  1037. if (operator)
  1038. op0 = lsi_reg_readb(s, reg);
  1039. op1 = data8;
  1040. break;
  1041. case 7: /* Read-modify-write */
  1042. if (operator)
  1043. op0 = lsi_reg_readb(s, reg);
  1044. if (insn & (1 << 23)) {
  1045. op1 = s->sfbr;
  1046. } else {
  1047. op1 = data8;
  1048. }
  1049. break;
  1050. }
  1051. switch (operator) {
  1052. case 0: /* move */
  1053. op0 = op1;
  1054. break;
  1055. case 1: /* Shift left */
  1056. op1 = op0 >> 7;
  1057. op0 = (op0 << 1) | s->carry;
  1058. s->carry = op1;
  1059. break;
  1060. case 2: /* OR */
  1061. op0 |= op1;
  1062. break;
  1063. case 3: /* XOR */
  1064. op0 ^= op1;
  1065. break;
  1066. case 4: /* AND */
  1067. op0 &= op1;
  1068. break;
  1069. case 5: /* SHR */
  1070. op1 = op0 & 1;
  1071. op0 = (op0 >> 1) | (s->carry << 7);
  1072. s->carry = op1;
  1073. break;
  1074. case 6: /* ADD */
  1075. op0 += op1;
  1076. s->carry = op0 < op1;
  1077. break;
  1078. case 7: /* ADC */
  1079. op0 += op1 + s->carry;
  1080. if (s->carry)
  1081. s->carry = op0 <= op1;
  1082. else
  1083. s->carry = op0 < op1;
  1084. break;
  1085. }
  1086. switch (opcode) {
  1087. case 5: /* From SFBR */
  1088. case 7: /* Read-modify-write */
  1089. lsi_reg_writeb(s, reg, op0);
  1090. break;
  1091. case 6: /* To SFBR */
  1092. s->sfbr = op0;
  1093. break;
  1094. }
  1095. }
  1096. break;
  1097. case 2: /* Transfer Control. */
  1098. {
  1099. int cond;
  1100. int jmp;
  1101. if ((insn & 0x002e0000) == 0) {
  1102. DPRINTF("NOP\n");
  1103. break;
  1104. }
  1105. if (s->sist1 & LSI_SIST1_STO) {
  1106. DPRINTF("Delayed select timeout\n");
  1107. lsi_stop_script(s);
  1108. break;
  1109. }
  1110. cond = jmp = (insn & (1 << 19)) != 0;
  1111. if (cond == jmp && (insn & (1 << 21))) {
  1112. DPRINTF("Compare carry %d\n", s->carry == jmp);
  1113. cond = s->carry != 0;
  1114. }
  1115. if (cond == jmp && (insn & (1 << 17))) {
  1116. DPRINTF("Compare phase %d %c= %d\n",
  1117. (s->sstat1 & PHASE_MASK),
  1118. jmp ? '=' : '!',
  1119. ((insn >> 24) & 7));
  1120. cond = (s->sstat1 & PHASE_MASK) == ((insn >> 24) & 7);
  1121. }
  1122. if (cond == jmp && (insn & (1 << 18))) {
  1123. uint8_t mask;
  1124. mask = (~insn >> 8) & 0xff;
  1125. DPRINTF("Compare data 0x%x & 0x%x %c= 0x%x\n",
  1126. s->sfbr, mask, jmp ? '=' : '!', insn & mask);
  1127. cond = (s->sfbr & mask) == (insn & mask);
  1128. }
  1129. if (cond == jmp) {
  1130. if (insn & (1 << 23)) {
  1131. /* Relative address. */
  1132. addr = s->dsp + sxt24(addr);
  1133. }
  1134. switch ((insn >> 27) & 7) {
  1135. case 0: /* Jump */
  1136. DPRINTF("Jump to 0x%08x\n", addr);
  1137. s->dsp = addr;
  1138. break;
  1139. case 1: /* Call */
  1140. DPRINTF("Call 0x%08x\n", addr);
  1141. s->temp = s->dsp;
  1142. s->dsp = addr;
  1143. break;
  1144. case 2: /* Return */
  1145. DPRINTF("Return to 0x%08x\n", s->temp);
  1146. s->dsp = s->temp;
  1147. break;
  1148. case 3: /* Interrupt */
  1149. DPRINTF("Interrupt 0x%08x\n", s->dsps);
  1150. if ((insn & (1 << 20)) != 0) {
  1151. s->istat0 |= LSI_ISTAT0_INTF;
  1152. lsi_update_irq(s);
  1153. } else {
  1154. lsi_script_dma_interrupt(s, LSI_DSTAT_SIR);
  1155. }
  1156. break;
  1157. default:
  1158. DPRINTF("Illegal transfer control\n");
  1159. lsi_script_dma_interrupt(s, LSI_DSTAT_IID);
  1160. break;
  1161. }
  1162. } else {
  1163. DPRINTF("Control condition failed\n");
  1164. }
  1165. }
  1166. break;
  1167. case 3:
  1168. if ((insn & (1 << 29)) == 0) {
  1169. /* Memory move. */
  1170. uint32_t dest;
  1171. /* ??? The docs imply the destination address is loaded into
  1172. the TEMP register. However the Linux drivers rely on
  1173. the value being presrved. */
  1174. dest = read_dword(s, s->dsp);
  1175. s->dsp += 4;
  1176. lsi_memcpy(s, dest, addr, insn & 0xffffff);
  1177. } else {
  1178. uint8_t data[7];
  1179. int reg;
  1180. int n;
  1181. int i;
  1182. if (insn & (1 << 28)) {
  1183. addr = s->dsa + sxt24(addr);
  1184. }
  1185. n = (insn & 7);
  1186. reg = (insn >> 16) & 0xff;
  1187. if (insn & (1 << 24)) {
  1188. cpu_physical_memory_read(addr, data, n);
  1189. DPRINTF("Load reg 0x%x size %d addr 0x%08x = %08x\n", reg, n,
  1190. addr, *(int *)data);
  1191. for (i = 0; i < n; i++) {
  1192. lsi_reg_writeb(s, reg + i, data[i]);
  1193. }
  1194. } else {
  1195. DPRINTF("Store reg 0x%x size %d addr 0x%08x\n", reg, n, addr);
  1196. for (i = 0; i < n; i++) {
  1197. data[i] = lsi_reg_readb(s, reg + i);
  1198. }
  1199. cpu_physical_memory_write(addr, data, n);
  1200. }
  1201. }
  1202. }
  1203. if (insn_processed > 10000 && !s->waiting) {
  1204. /* Some windows drivers make the device spin waiting for a memory
  1205. location to change. If we have been executed a lot of code then
  1206. assume this is the case and force an unexpected device disconnect.
  1207. This is apparently sufficient to beat the drivers into submission.
  1208. */
  1209. if (!(s->sien0 & LSI_SIST0_UDC))
  1210. fprintf(stderr, "inf. loop with UDC masked\n");
  1211. lsi_script_scsi_interrupt(s, LSI_SIST0_UDC, 0);
  1212. lsi_disconnect(s);
  1213. } else if (s->istat1 & LSI_ISTAT1_SRUN && !s->waiting) {
  1214. if (s->dcntl & LSI_DCNTL_SSM) {
  1215. lsi_script_dma_interrupt(s, LSI_DSTAT_SSI);
  1216. } else {
  1217. goto again;
  1218. }
  1219. }
  1220. DPRINTF("SCRIPTS execution stopped\n");
  1221. }
  1222. static uint8_t lsi_reg_readb(LSIState *s, int offset)
  1223. {
  1224. uint8_t tmp;
  1225. #define CASE_GET_REG24(name, addr) \
  1226. case addr: return s->name & 0xff; \
  1227. case addr + 1: return (s->name >> 8) & 0xff; \
  1228. case addr + 2: return (s->name >> 16) & 0xff;
  1229. #define CASE_GET_REG32(name, addr) \
  1230. case addr: return s->name & 0xff; \
  1231. case addr + 1: return (s->name >> 8) & 0xff; \
  1232. case addr + 2: return (s->name >> 16) & 0xff; \
  1233. case addr + 3: return (s->name >> 24) & 0xff;
  1234. #ifdef DEBUG_LSI_REG
  1235. DPRINTF("Read reg %x\n", offset);
  1236. #endif
  1237. switch (offset) {
  1238. case 0x00: /* SCNTL0 */
  1239. return s->scntl0;
  1240. case 0x01: /* SCNTL1 */
  1241. return s->scntl1;
  1242. case 0x02: /* SCNTL2 */
  1243. return s->scntl2;
  1244. case 0x03: /* SCNTL3 */
  1245. return s->scntl3;
  1246. case 0x04: /* SCID */
  1247. return s->scid;
  1248. case 0x05: /* SXFER */
  1249. return s->sxfer;
  1250. case 0x06: /* SDID */
  1251. return s->sdid;
  1252. case 0x07: /* GPREG0 */
  1253. return 0x7f;
  1254. case 0x08: /* Revision ID */
  1255. return 0x00;
  1256. case 0xa: /* SSID */
  1257. return s->ssid;
  1258. case 0xb: /* SBCL */
  1259. /* ??? This is not correct. However it's (hopefully) only
  1260. used for diagnostics, so should be ok. */
  1261. return 0;
  1262. case 0xc: /* DSTAT */
  1263. tmp = s->dstat | 0x80;
  1264. if ((s->istat0 & LSI_ISTAT0_INTF) == 0)
  1265. s->dstat = 0;
  1266. lsi_update_irq(s);
  1267. return tmp;
  1268. case 0x0d: /* SSTAT0 */
  1269. return s->sstat0;
  1270. case 0x0e: /* SSTAT1 */
  1271. return s->sstat1;
  1272. case 0x0f: /* SSTAT2 */
  1273. return s->scntl1 & LSI_SCNTL1_CON ? 0 : 2;
  1274. CASE_GET_REG32(dsa, 0x10)
  1275. case 0x14: /* ISTAT0 */
  1276. return s->istat0;
  1277. case 0x15: /* ISTAT1 */
  1278. return s->istat1;
  1279. case 0x16: /* MBOX0 */
  1280. return s->mbox0;
  1281. case 0x17: /* MBOX1 */
  1282. return s->mbox1;
  1283. case 0x18: /* CTEST0 */
  1284. return 0xff;
  1285. case 0x19: /* CTEST1 */
  1286. return 0;
  1287. case 0x1a: /* CTEST2 */
  1288. tmp = s->ctest2 | LSI_CTEST2_DACK | LSI_CTEST2_CM;
  1289. if (s->istat0 & LSI_ISTAT0_SIGP) {
  1290. s->istat0 &= ~LSI_ISTAT0_SIGP;
  1291. tmp |= LSI_CTEST2_SIGP;
  1292. }
  1293. return tmp;
  1294. case 0x1b: /* CTEST3 */
  1295. return s->ctest3;
  1296. CASE_GET_REG32(temp, 0x1c)
  1297. case 0x20: /* DFIFO */
  1298. return 0;
  1299. case 0x21: /* CTEST4 */
  1300. return s->ctest4;
  1301. case 0x22: /* CTEST5 */
  1302. return s->ctest5;
  1303. case 0x23: /* CTEST6 */
  1304. return 0;
  1305. CASE_GET_REG24(dbc, 0x24)
  1306. case 0x27: /* DCMD */
  1307. return s->dcmd;
  1308. CASE_GET_REG32(dnad, 0x28)
  1309. CASE_GET_REG32(dsp, 0x2c)
  1310. CASE_GET_REG32(dsps, 0x30)
  1311. CASE_GET_REG32(scratch[0], 0x34)
  1312. case 0x38: /* DMODE */
  1313. return s->dmode;
  1314. case 0x39: /* DIEN */
  1315. return s->dien;
  1316. case 0x3a: /* SBR */
  1317. return s->sbr;
  1318. case 0x3b: /* DCNTL */
  1319. return s->dcntl;
  1320. case 0x40: /* SIEN0 */
  1321. return s->sien0;
  1322. case 0x41: /* SIEN1 */
  1323. return s->sien1;
  1324. case 0x42: /* SIST0 */
  1325. tmp = s->sist0;
  1326. s->sist0 = 0;
  1327. lsi_update_irq(s);
  1328. return tmp;
  1329. case 0x43: /* SIST1 */
  1330. tmp = s->sist1;
  1331. s->sist1 = 0;
  1332. lsi_update_irq(s);
  1333. return tmp;
  1334. case 0x46: /* MACNTL */
  1335. return 0x0f;
  1336. case 0x47: /* GPCNTL0 */
  1337. return 0x0f;
  1338. case 0x48: /* STIME0 */
  1339. return s->stime0;
  1340. case 0x4a: /* RESPID0 */
  1341. return s->respid0;
  1342. case 0x4b: /* RESPID1 */
  1343. return s->respid1;
  1344. case 0x4d: /* STEST1 */
  1345. return s->stest1;
  1346. case 0x4e: /* STEST2 */
  1347. return s->stest2;
  1348. case 0x4f: /* STEST3 */
  1349. return s->stest3;
  1350. case 0x50: /* SIDL */
  1351. /* This is needed by the linux drivers. We currently only update it
  1352. during the MSG IN phase. */
  1353. return s->sidl;
  1354. case 0x52: /* STEST4 */
  1355. return 0xe0;
  1356. case 0x56: /* CCNTL0 */
  1357. return s->ccntl0;
  1358. case 0x57: /* CCNTL1 */
  1359. return s->ccntl1;
  1360. case 0x58: /* SBDL */
  1361. /* Some drivers peek at the data bus during the MSG IN phase. */
  1362. if ((s->sstat1 & PHASE_MASK) == PHASE_MI)
  1363. return s->msg[0];
  1364. return 0;
  1365. case 0x59: /* SBDL high */
  1366. return 0;
  1367. CASE_GET_REG32(mmrs, 0xa0)
  1368. CASE_GET_REG32(mmws, 0xa4)
  1369. CASE_GET_REG32(sfs, 0xa8)
  1370. CASE_GET_REG32(drs, 0xac)
  1371. CASE_GET_REG32(sbms, 0xb0)
  1372. CASE_GET_REG32(dbms, 0xb4)
  1373. CASE_GET_REG32(dnad64, 0xb8)
  1374. CASE_GET_REG32(pmjad1, 0xc0)
  1375. CASE_GET_REG32(pmjad2, 0xc4)
  1376. CASE_GET_REG32(rbc, 0xc8)
  1377. CASE_GET_REG32(ua, 0xcc)
  1378. CASE_GET_REG32(ia, 0xd4)
  1379. CASE_GET_REG32(sbc, 0xd8)
  1380. CASE_GET_REG32(csbc, 0xdc)
  1381. }
  1382. if (offset >= 0x5c && offset < 0xa0) {
  1383. int n;
  1384. int shift;
  1385. n = (offset - 0x58) >> 2;
  1386. shift = (offset & 3) * 8;
  1387. return (s->scratch[n] >> shift) & 0xff;
  1388. }
  1389. BADF("readb 0x%x\n", offset);
  1390. exit(1);
  1391. #undef CASE_GET_REG24
  1392. #undef CASE_GET_REG32
  1393. }
  1394. static void lsi_reg_writeb(LSIState *s, int offset, uint8_t val)
  1395. {
  1396. #define CASE_SET_REG24(name, addr) \
  1397. case addr : s->name &= 0xffffff00; s->name |= val; break; \
  1398. case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8; break; \
  1399. case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break;
  1400. #define CASE_SET_REG32(name, addr) \
  1401. case addr : s->name &= 0xffffff00; s->name |= val; break; \
  1402. case addr + 1: s->name &= 0xffff00ff; s->name |= val << 8; break; \
  1403. case addr + 2: s->name &= 0xff00ffff; s->name |= val << 16; break; \
  1404. case addr + 3: s->name &= 0x00ffffff; s->name |= val << 24; break;
  1405. #ifdef DEBUG_LSI_REG
  1406. DPRINTF("Write reg %x = %02x\n", offset, val);
  1407. #endif
  1408. switch (offset) {
  1409. case 0x00: /* SCNTL0 */
  1410. s->scntl0 = val;
  1411. if (val & LSI_SCNTL0_START) {
  1412. BADF("Start sequence not implemented\n");
  1413. }
  1414. break;
  1415. case 0x01: /* SCNTL1 */
  1416. s->scntl1 = val & ~LSI_SCNTL1_SST;
  1417. if (val & LSI_SCNTL1_IARB) {
  1418. BADF("Immediate Arbritration not implemented\n");
  1419. }
  1420. if (val & LSI_SCNTL1_RST) {
  1421. s->sstat0 |= LSI_SSTAT0_RST;
  1422. lsi_script_scsi_interrupt(s, LSI_SIST0_RST, 0);
  1423. } else {
  1424. s->sstat0 &= ~LSI_SSTAT0_RST;
  1425. }
  1426. break;
  1427. case 0x02: /* SCNTL2 */
  1428. val &= ~(LSI_SCNTL2_WSR | LSI_SCNTL2_WSS);
  1429. s->scntl2 = val;
  1430. break;
  1431. case 0x03: /* SCNTL3 */
  1432. s->scntl3 = val;
  1433. break;
  1434. case 0x04: /* SCID */
  1435. s->scid = val;
  1436. break;
  1437. case 0x05: /* SXFER */
  1438. s->sxfer = val;
  1439. break;
  1440. case 0x06: /* SDID */
  1441. if ((val & 0xf) != (s->ssid & 0xf))
  1442. BADF("Destination ID does not match SSID\n");
  1443. s->sdid = val & 0xf;
  1444. break;
  1445. case 0x07: /* GPREG0 */
  1446. break;
  1447. case 0x08: /* SFBR */
  1448. /* The CPU is not allowed to write to this register. However the
  1449. SCRIPTS register move instructions are. */
  1450. s->sfbr = val;
  1451. break;
  1452. case 0x0a: case 0x0b:
  1453. /* Openserver writes to these readonly registers on startup */
  1454. return;
  1455. case 0x0c: case 0x0d: case 0x0e: case 0x0f:
  1456. /* Linux writes to these readonly registers on startup. */
  1457. return;
  1458. CASE_SET_REG32(dsa, 0x10)
  1459. case 0x14: /* ISTAT0 */
  1460. s->istat0 = (s->istat0 & 0x0f) | (val & 0xf0);
  1461. if (val & LSI_ISTAT0_ABRT) {
  1462. lsi_script_dma_interrupt(s, LSI_DSTAT_ABRT);
  1463. }
  1464. if (val & LSI_ISTAT0_INTF) {
  1465. s->istat0 &= ~LSI_ISTAT0_INTF;
  1466. lsi_update_irq(s);
  1467. }
  1468. if (s->waiting == 1 && val & LSI_ISTAT0_SIGP) {
  1469. DPRINTF("Woken by SIGP\n");
  1470. s->waiting = 0;
  1471. s->dsp = s->dnad;
  1472. lsi_execute_script(s);
  1473. }
  1474. if (val & LSI_ISTAT0_SRST) {
  1475. lsi_soft_reset(s);
  1476. }
  1477. break;
  1478. case 0x16: /* MBOX0 */
  1479. s->mbox0 = val;
  1480. break;
  1481. case 0x17: /* MBOX1 */
  1482. s->mbox1 = val;
  1483. break;
  1484. case 0x1a: /* CTEST2 */
  1485. s->ctest2 = val & LSI_CTEST2_PCICIE;
  1486. break;
  1487. case 0x1b: /* CTEST3 */
  1488. s->ctest3 = val & 0x0f;
  1489. break;
  1490. CASE_SET_REG32(temp, 0x1c)
  1491. case 0x21: /* CTEST4 */
  1492. if (val & 7) {
  1493. BADF("Unimplemented CTEST4-FBL 0x%x\n", val);
  1494. }
  1495. s->ctest4 = val;
  1496. break;
  1497. case 0x22: /* CTEST5 */
  1498. if (val & (LSI_CTEST5_ADCK | LSI_CTEST5_BBCK)) {
  1499. BADF("CTEST5 DMA increment not implemented\n");
  1500. }
  1501. s->ctest5 = val;
  1502. break;
  1503. CASE_SET_REG24(dbc, 0x24)
  1504. CASE_SET_REG32(dnad, 0x28)
  1505. case 0x2c: /* DSP[0:7] */
  1506. s->dsp &= 0xffffff00;
  1507. s->dsp |= val;
  1508. break;
  1509. case 0x2d: /* DSP[8:15] */
  1510. s->dsp &= 0xffff00ff;
  1511. s->dsp |= val << 8;
  1512. break;
  1513. case 0x2e: /* DSP[16:23] */
  1514. s->dsp &= 0xff00ffff;
  1515. s->dsp |= val << 16;
  1516. break;
  1517. case 0x2f: /* DSP[24:31] */
  1518. s->dsp &= 0x00ffffff;
  1519. s->dsp |= val << 24;
  1520. if ((s->dmode & LSI_DMODE_MAN) == 0
  1521. && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
  1522. lsi_execute_script(s);
  1523. break;
  1524. CASE_SET_REG32(dsps, 0x30)
  1525. CASE_SET_REG32(scratch[0], 0x34)
  1526. case 0x38: /* DMODE */
  1527. if (val & (LSI_DMODE_SIOM | LSI_DMODE_DIOM)) {
  1528. BADF("IO mappings not implemented\n");
  1529. }
  1530. s->dmode = val;
  1531. break;
  1532. case 0x39: /* DIEN */
  1533. s->dien = val;
  1534. lsi_update_irq(s);
  1535. break;
  1536. case 0x3a: /* SBR */
  1537. s->sbr = val;
  1538. break;
  1539. case 0x3b: /* DCNTL */
  1540. s->dcntl = val & ~(LSI_DCNTL_PFF | LSI_DCNTL_STD);
  1541. if ((val & LSI_DCNTL_STD) && (s->istat1 & LSI_ISTAT1_SRUN) == 0)
  1542. lsi_execute_script(s);
  1543. break;
  1544. case 0x40: /* SIEN0 */
  1545. s->sien0 = val;
  1546. lsi_update_irq(s);
  1547. break;
  1548. case 0x41: /* SIEN1 */
  1549. s->sien1 = val;
  1550. lsi_update_irq(s);
  1551. break;
  1552. case 0x47: /* GPCNTL0 */
  1553. break;
  1554. case 0x48: /* STIME0 */
  1555. s->stime0 = val;
  1556. break;
  1557. case 0x49: /* STIME1 */
  1558. if (val & 0xf) {
  1559. DPRINTF("General purpose timer not implemented\n");
  1560. /* ??? Raising the interrupt immediately seems to be sufficient
  1561. to keep the FreeBSD driver happy. */
  1562. lsi_script_scsi_interrupt(s, 0, LSI_SIST1_GEN);
  1563. }
  1564. break;
  1565. case 0x4a: /* RESPID0 */
  1566. s->respid0 = val;
  1567. break;
  1568. case 0x4b: /* RESPID1 */
  1569. s->respid1 = val;
  1570. break;
  1571. case 0x4d: /* STEST1 */
  1572. s->stest1 = val;
  1573. break;
  1574. case 0x4e: /* STEST2 */
  1575. if (val & 1) {
  1576. BADF("Low level mode not implemented\n");
  1577. }
  1578. s->stest2 = val;
  1579. break;
  1580. case 0x4f: /* STEST3 */
  1581. if (val & 0x41) {
  1582. BADF("SCSI FIFO test mode not implemented\n");
  1583. }
  1584. s->stest3 = val;
  1585. break;
  1586. case 0x56: /* CCNTL0 */
  1587. s->ccntl0 = val;
  1588. break;
  1589. case 0x57: /* CCNTL1 */
  1590. s->ccntl1 = val;
  1591. break;
  1592. CASE_SET_REG32(mmrs, 0xa0)
  1593. CASE_SET_REG32(mmws, 0xa4)
  1594. CASE_SET_REG32(sfs, 0xa8)
  1595. CASE_SET_REG32(drs, 0xac)
  1596. CASE_SET_REG32(sbms, 0xb0)
  1597. CASE_SET_REG32(dbms, 0xb4)
  1598. CASE_SET_REG32(dnad64, 0xb8)
  1599. CASE_SET_REG32(pmjad1, 0xc0)
  1600. CASE_SET_REG32(pmjad2, 0xc4)
  1601. CASE_SET_REG32(rbc, 0xc8)
  1602. CASE_SET_REG32(ua, 0xcc)
  1603. CASE_SET_REG32(ia, 0xd4)
  1604. CASE_SET_REG32(sbc, 0xd8)
  1605. CASE_SET_REG32(csbc, 0xdc)
  1606. default:
  1607. if (offset >= 0x5c && offset < 0xa0) {
  1608. int n;
  1609. int shift;
  1610. n = (offset - 0x58) >> 2;
  1611. shift = (offset & 3) * 8;
  1612. s->scratch[n] &= ~(0xff << shift);
  1613. s->scratch[n] |= (val & 0xff) << shift;
  1614. } else {
  1615. BADF("Unhandled writeb 0x%x = 0x%x\n", offset, val);
  1616. }
  1617. }
  1618. #undef CASE_SET_REG24
  1619. #undef CASE_SET_REG32
  1620. }
  1621. static void lsi_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  1622. {
  1623. LSIState *s = (LSIState *)opaque;
  1624. lsi_reg_writeb(s, addr & 0xff, val);
  1625. }
  1626. static void lsi_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
  1627. {
  1628. LSIState *s = (LSIState *)opaque;
  1629. addr &= 0xff;
  1630. lsi_reg_writeb(s, addr, val & 0xff);
  1631. lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
  1632. }
  1633. static void lsi_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  1634. {
  1635. LSIState *s = (LSIState *)opaque;
  1636. addr &= 0xff;
  1637. lsi_reg_writeb(s, addr, val & 0xff);
  1638. lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
  1639. lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
  1640. lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
  1641. }
  1642. static uint32_t lsi_mmio_readb(void *opaque, target_phys_addr_t addr)
  1643. {
  1644. LSIState *s = (LSIState *)opaque;
  1645. return lsi_reg_readb(s, addr & 0xff);
  1646. }
  1647. static uint32_t lsi_mmio_readw(void *opaque, target_phys_addr_t addr)
  1648. {
  1649. LSIState *s = (LSIState *)opaque;
  1650. uint32_t val;
  1651. addr &= 0xff;
  1652. val = lsi_reg_readb(s, addr);
  1653. val |= lsi_reg_readb(s, addr + 1) << 8;
  1654. return val;
  1655. }
  1656. static uint32_t lsi_mmio_readl(void *opaque, target_phys_addr_t addr)
  1657. {
  1658. LSIState *s = (LSIState *)opaque;
  1659. uint32_t val;
  1660. addr &= 0xff;
  1661. val = lsi_reg_readb(s, addr);
  1662. val |= lsi_reg_readb(s, addr + 1) << 8;
  1663. val |= lsi_reg_readb(s, addr + 2) << 16;
  1664. val |= lsi_reg_readb(s, addr + 3) << 24;
  1665. return val;
  1666. }
  1667. static CPUReadMemoryFunc *lsi_mmio_readfn[3] = {
  1668. lsi_mmio_readb,
  1669. lsi_mmio_readw,
  1670. lsi_mmio_readl,
  1671. };
  1672. static CPUWriteMemoryFunc *lsi_mmio_writefn[3] = {
  1673. lsi_mmio_writeb,
  1674. lsi_mmio_writew,
  1675. lsi_mmio_writel,
  1676. };
  1677. static void lsi_ram_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
  1678. {
  1679. LSIState *s = (LSIState *)opaque;
  1680. uint32_t newval;
  1681. int shift;
  1682. addr &= 0x1fff;
  1683. newval = s->script_ram[addr >> 2];
  1684. shift = (addr & 3) * 8;
  1685. newval &= ~(0xff << shift);
  1686. newval |= val << shift;
  1687. s->script_ram[addr >> 2] = newval;
  1688. }
  1689. static void lsi_ram_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
  1690. {
  1691. LSIState *s = (LSIState *)opaque;
  1692. uint32_t newval;
  1693. addr &= 0x1fff;
  1694. newval = s->script_ram[addr >> 2];
  1695. if (addr & 2) {
  1696. newval = (newval & 0xffff) | (val << 16);
  1697. } else {
  1698. newval = (newval & 0xffff0000) | val;
  1699. }
  1700. s->script_ram[addr >> 2] = newval;
  1701. }
  1702. static void lsi_ram_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
  1703. {
  1704. LSIState *s = (LSIState *)opaque;
  1705. addr &= 0x1fff;
  1706. s->script_ram[addr >> 2] = val;
  1707. }
  1708. static uint32_t lsi_ram_readb(void *opaque, target_phys_addr_t addr)
  1709. {
  1710. LSIState *s = (LSIState *)opaque;
  1711. uint32_t val;
  1712. addr &= 0x1fff;
  1713. val = s->script_ram[addr >> 2];
  1714. val >>= (addr & 3) * 8;
  1715. return val & 0xff;
  1716. }
  1717. static uint32_t lsi_ram_readw(void *opaque, target_phys_addr_t addr)
  1718. {
  1719. LSIState *s = (LSIState *)opaque;
  1720. uint32_t val;
  1721. addr &= 0x1fff;
  1722. val = s->script_ram[addr >> 2];
  1723. if (addr & 2)
  1724. val >>= 16;
  1725. return le16_to_cpu(val);
  1726. }
  1727. static uint32_t lsi_ram_readl(void *opaque, target_phys_addr_t addr)
  1728. {
  1729. LSIState *s = (LSIState *)opaque;
  1730. addr &= 0x1fff;
  1731. return le32_to_cpu(s->script_ram[addr >> 2]);
  1732. }
  1733. static CPUReadMemoryFunc *lsi_ram_readfn[3] = {
  1734. lsi_ram_readb,
  1735. lsi_ram_readw,
  1736. lsi_ram_readl,
  1737. };
  1738. static CPUWriteMemoryFunc *lsi_ram_writefn[3] = {
  1739. lsi_ram_writeb,
  1740. lsi_ram_writew,
  1741. lsi_ram_writel,
  1742. };
  1743. static uint32_t lsi_io_readb(void *opaque, uint32_t addr)
  1744. {
  1745. LSIState *s = (LSIState *)opaque;
  1746. return lsi_reg_readb(s, addr & 0xff);
  1747. }
  1748. static uint32_t lsi_io_readw(void *opaque, uint32_t addr)
  1749. {
  1750. LSIState *s = (LSIState *)opaque;
  1751. uint32_t val;
  1752. addr &= 0xff;
  1753. val = lsi_reg_readb(s, addr);
  1754. val |= lsi_reg_readb(s, addr + 1) << 8;
  1755. return val;
  1756. }
  1757. static uint32_t lsi_io_readl(void *opaque, uint32_t addr)
  1758. {
  1759. LSIState *s = (LSIState *)opaque;
  1760. uint32_t val;
  1761. addr &= 0xff;
  1762. val = lsi_reg_readb(s, addr);
  1763. val |= lsi_reg_readb(s, addr + 1) << 8;
  1764. val |= lsi_reg_readb(s, addr + 2) << 16;
  1765. val |= lsi_reg_readb(s, addr + 3) << 24;
  1766. return val;
  1767. }
  1768. static void lsi_io_writeb(void *opaque, uint32_t addr, uint32_t val)
  1769. {
  1770. LSIState *s = (LSIState *)opaque;
  1771. lsi_reg_writeb(s, addr & 0xff, val);
  1772. }
  1773. static void lsi_io_writew(void *opaque, uint32_t addr, uint32_t val)
  1774. {
  1775. LSIState *s = (LSIState *)opaque;
  1776. addr &= 0xff;
  1777. lsi_reg_writeb(s, addr, val & 0xff);
  1778. lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
  1779. }
  1780. static void lsi_io_writel(void *opaque, uint32_t addr, uint32_t val)
  1781. {
  1782. LSIState *s = (LSIState *)opaque;
  1783. addr &= 0xff;
  1784. lsi_reg_writeb(s, addr, val & 0xff);
  1785. lsi_reg_writeb(s, addr + 1, (val >> 8) & 0xff);
  1786. lsi_reg_writeb(s, addr + 2, (val >> 16) & 0xff);
  1787. lsi_reg_writeb(s, addr + 3, (val >> 24) & 0xff);
  1788. }
  1789. static void lsi_io_mapfunc(PCIDevice *pci_dev, int region_num,
  1790. uint32_t addr, uint32_t size, int type)
  1791. {
  1792. LSIState *s = (LSIState *)pci_dev;
  1793. DPRINTF("Mapping IO at %08x\n", addr);
  1794. register_ioport_write(addr, 256, 1, lsi_io_writeb, s);
  1795. register_ioport_read(addr, 256, 1, lsi_io_readb, s);
  1796. register_ioport_write(addr, 256, 2, lsi_io_writew, s);
  1797. register_ioport_read(addr, 256, 2, lsi_io_readw, s);
  1798. register_ioport_write(addr, 256, 4, lsi_io_writel, s);
  1799. register_ioport_read(addr, 256, 4, lsi_io_readl, s);
  1800. }
  1801. static void lsi_ram_mapfunc(PCIDevice *pci_dev, int region_num,
  1802. uint32_t addr, uint32_t size, int type)
  1803. {
  1804. LSIState *s = (LSIState *)pci_dev;
  1805. DPRINTF("Mapping ram at %08x\n", addr);
  1806. s->script_ram_base = addr;
  1807. cpu_register_physical_memory(addr + 0, 0x2000, s->ram_io_addr);
  1808. }
  1809. static void lsi_mmio_mapfunc(PCIDevice *pci_dev, int region_num,
  1810. uint32_t addr, uint32_t size, int type)
  1811. {
  1812. LSIState *s = (LSIState *)pci_dev;
  1813. DPRINTF("Mapping registers at %08x\n", addr);
  1814. cpu_register_physical_memory(addr + 0, 0x400, s->mmio_io_addr);
  1815. }
  1816. void lsi_scsi_attach(void *opaque, BlockDriverState *bd, int id)
  1817. {
  1818. LSIState *s = (LSIState *)opaque;
  1819. if (id < 0) {
  1820. for (id = 0; id < LSI_MAX_DEVS; id++) {
  1821. if (s->scsi_dev[id] == NULL)
  1822. break;
  1823. }
  1824. }
  1825. if (id >= LSI_MAX_DEVS) {
  1826. BADF("Bad Device ID %d\n", id);
  1827. return;
  1828. }
  1829. if (s->scsi_dev[id]) {
  1830. DPRINTF("Destroying device %d\n", id);
  1831. s->scsi_dev[id]->destroy(s->scsi_dev[id]);
  1832. }
  1833. DPRINTF("Attaching block device %d\n", id);
  1834. s->scsi_dev[id] = scsi_generic_init(bd, 1, lsi_command_complete, s);
  1835. if (s->scsi_dev[id] == NULL)
  1836. s->scsi_dev[id] = scsi_disk_init(bd, 1, lsi_command_complete, s);
  1837. bd->private = &s->pci_dev;
  1838. }
  1839. static void lsi_scsi_save(QEMUFile *f, void *opaque)
  1840. {
  1841. LSIState *s = opaque;
  1842. assert(s->dma_buf == NULL);
  1843. assert(s->current_dma_len == 0);
  1844. assert(s->active_commands == 0);
  1845. pci_device_save(&s->pci_dev, f);
  1846. qemu_put_sbe32s(f, &s->carry);
  1847. qemu_put_sbe32s(f, &s->sense);
  1848. qemu_put_sbe32s(f, &s->msg_action);
  1849. qemu_put_sbe32s(f, &s->msg_len);
  1850. qemu_put_buffer(f, s->msg, sizeof (s->msg));
  1851. qemu_put_sbe32s(f, &s->waiting);
  1852. qemu_put_be32s(f, &s->dsa);
  1853. qemu_put_be32s(f, &s->temp);
  1854. qemu_put_be32s(f, &s->dnad);
  1855. qemu_put_be32s(f, &s->dbc);
  1856. qemu_put_8s(f, &s->istat0);
  1857. qemu_put_8s(f, &s->istat1);
  1858. qemu_put_8s(f, &s->dcmd);
  1859. qemu_put_8s(f, &s->dstat);
  1860. qemu_put_8s(f, &s->dien);
  1861. qemu_put_8s(f, &s->sist0);
  1862. qemu_put_8s(f, &s->sist1);
  1863. qemu_put_8s(f, &s->sien0);
  1864. qemu_put_8s(f, &s->sien1);
  1865. qemu_put_8s(f, &s->mbox0);
  1866. qemu_put_8s(f, &s->mbox1);
  1867. qemu_put_8s(f, &s->dfifo);
  1868. qemu_put_8s(f, &s->ctest2);
  1869. qemu_put_8s(f, &s->ctest3);
  1870. qemu_put_8s(f, &s->ctest4);
  1871. qemu_put_8s(f, &s->ctest5);
  1872. qemu_put_8s(f, &s->ccntl0);
  1873. qemu_put_8s(f, &s->ccntl1);
  1874. qemu_put_be32s(f, &s->dsp);
  1875. qemu_put_be32s(f, &s->dsps);
  1876. qemu_put_8s(f, &s->dmode);
  1877. qemu_put_8s(f, &s->dcntl);
  1878. qemu_put_8s(f, &s->scntl0);
  1879. qemu_put_8s(f, &s->scntl1);
  1880. qemu_put_8s(f, &s->scntl2);
  1881. qemu_put_8s(f, &s->scntl3);
  1882. qemu_put_8s(f, &s->sstat0);
  1883. qemu_put_8s(f, &s->sstat1);
  1884. qemu_put_8s(f, &s->scid);
  1885. qemu_put_8s(f, &s->sxfer);
  1886. qemu_put_8s(f, &s->socl);
  1887. qemu_put_8s(f, &s->sdid);
  1888. qemu_put_8s(f, &s->ssid);
  1889. qemu_put_8s(f, &s->sfbr);
  1890. qemu_put_8s(f, &s->stest1);
  1891. qemu_put_8s(f, &s->stest2);
  1892. qemu_put_8s(f, &s->stest3);
  1893. qemu_put_8s(f, &s->sidl);
  1894. qemu_put_8s(f, &s->stime0);
  1895. qemu_put_8s(f, &s->respid0);
  1896. qemu_put_8s(f, &s->respid1);
  1897. qemu_put_be32s(f, &s->mmrs);
  1898. qemu_put_be32s(f, &s->mmws);
  1899. qemu_put_be32s(f, &s->sfs);
  1900. qemu_put_be32s(f, &s->drs);
  1901. qemu_put_be32s(f, &s->sbms);
  1902. qemu_put_be32s(f, &s->dbms);
  1903. qemu_put_be32s(f, &s->dnad64);
  1904. qemu_put_be32s(f, &s->pmjad1);
  1905. qemu_put_be32s(f, &s->pmjad2);
  1906. qemu_put_be32s(f, &s->rbc);
  1907. qemu_put_be32s(f, &s->ua);
  1908. qemu_put_be32s(f, &s->ia);
  1909. qemu_put_be32s(f, &s->sbc);
  1910. qemu_put_be32s(f, &s->csbc);
  1911. qemu_put_buffer(f, (uint8_t *)s->scratch, sizeof (s->scratch));
  1912. qemu_put_8s(f, &s->sbr);
  1913. qemu_put_buffer(f, (uint8_t *)s->script_ram, sizeof (s->script_ram));
  1914. }
  1915. static int lsi_scsi_load(QEMUFile *f, void *opaque, int version_id)
  1916. {
  1917. LSIState *s = opaque;
  1918. int ret;
  1919. if (version_id > 0) {
  1920. return -EINVAL;
  1921. }
  1922. if ((ret = pci_device_load(&s->pci_dev, f)) < 0)
  1923. return ret;
  1924. qemu_get_sbe32s(f, &s->carry);
  1925. qemu_get_sbe32s(f, &s->sense);
  1926. qemu_get_sbe32s(f, &s->msg_action);
  1927. qemu_get_sbe32s(f, &s->msg_len);
  1928. qemu_get_buffer(f, s->msg, sizeof (s->msg));
  1929. qemu_get_sbe32s(f, &s->waiting);
  1930. qemu_get_be32s(f, &s->dsa);
  1931. qemu_get_be32s(f, &s->temp);
  1932. qemu_get_be32s(f, &s->dnad);
  1933. qemu_get_be32s(f, &s->dbc);
  1934. qemu_get_8s(f, &s->istat0);
  1935. qemu_get_8s(f, &s->istat1);
  1936. qemu_get_8s(f, &s->dcmd);
  1937. qemu_get_8s(f, &s->dstat);
  1938. qemu_get_8s(f, &s->dien);
  1939. qemu_get_8s(f, &s->sist0);
  1940. qemu_get_8s(f, &s->sist1);
  1941. qemu_get_8s(f, &s->sien0);
  1942. qemu_get_8s(f, &s->sien1);
  1943. qemu_get_8s(f, &s->mbox0);
  1944. qemu_get_8s(f, &s->mbox1);
  1945. qemu_get_8s(f, &s->dfifo);
  1946. qemu_get_8s(f, &s->ctest2);
  1947. qemu_get_8s(f, &s->ctest3);
  1948. qemu_get_8s(f, &s->ctest4);
  1949. qemu_get_8s(f, &s->ctest5);
  1950. qemu_get_8s(f, &s->ccntl0);
  1951. qemu_get_8s(f, &s->ccntl1);
  1952. qemu_get_be32s(f, &s->dsp);
  1953. qemu_get_be32s(f, &s->dsps);
  1954. qemu_get_8s(f, &s->dmode);
  1955. qemu_get_8s(f, &s->dcntl);
  1956. qemu_get_8s(f, &s->scntl0);
  1957. qemu_get_8s(f, &s->scntl1);
  1958. qemu_get_8s(f, &s->scntl2);
  1959. qemu_get_8s(f, &s->scntl3);
  1960. qemu_get_8s(f, &s->sstat0);
  1961. qemu_get_8s(f, &s->sstat1);
  1962. qemu_get_8s(f, &s->scid);
  1963. qemu_get_8s(f, &s->sxfer);
  1964. qemu_get_8s(f, &s->socl);
  1965. qemu_get_8s(f, &s->sdid);
  1966. qemu_get_8s(f, &s->ssid);
  1967. qemu_get_8s(f, &s->sfbr);
  1968. qemu_get_8s(f, &s->stest1);
  1969. qemu_get_8s(f, &s->stest2);
  1970. qemu_get_8s(f, &s->stest3);
  1971. qemu_get_8s(f, &s->sidl);
  1972. qemu_get_8s(f, &s->stime0);
  1973. qemu_get_8s(f, &s->respid0);
  1974. qemu_get_8s(f, &s->respid1);
  1975. qemu_get_be32s(f, &s->mmrs);
  1976. qemu_get_be32s(f, &s->mmws);
  1977. qemu_get_be32s(f, &s->sfs);
  1978. qemu_get_be32s(f, &s->drs);
  1979. qemu_get_be32s(f, &s->sbms);
  1980. qemu_get_be32s(f, &s->dbms);
  1981. qemu_get_be32s(f, &s->dnad64);
  1982. qemu_get_be32s(f, &s->pmjad1);
  1983. qemu_get_be32s(f, &s->pmjad2);
  1984. qemu_get_be32s(f, &s->rbc);
  1985. qemu_get_be32s(f, &s->ua);
  1986. qemu_get_be32s(f, &s->ia);
  1987. qemu_get_be32s(f, &s->sbc);
  1988. qemu_get_be32s(f, &s->csbc);
  1989. qemu_get_buffer(f, (uint8_t *)s->scratch, sizeof (s->scratch));
  1990. qemu_get_8s(f, &s->sbr);
  1991. qemu_get_buffer(f, (uint8_t *)s->script_ram, sizeof (s->script_ram));
  1992. return 0;
  1993. }
  1994. static int lsi_scsi_uninit(PCIDevice *d)
  1995. {
  1996. LSIState *s = (LSIState *) d;
  1997. cpu_unregister_io_memory(s->mmio_io_addr);
  1998. cpu_unregister_io_memory(s->ram_io_addr);
  1999. qemu_free(s->queue);
  2000. return 0;
  2001. }
  2002. void *lsi_scsi_init(PCIBus *bus, int devfn)
  2003. {
  2004. LSIState *s;
  2005. uint8_t *pci_conf;
  2006. s = (LSIState *)pci_register_device(bus, "LSI53C895A SCSI HBA",
  2007. sizeof(*s), devfn, NULL, NULL);
  2008. if (s == NULL) {
  2009. fprintf(stderr, "lsi-scsi: Failed to register PCI device\n");
  2010. return NULL;
  2011. }
  2012. pci_conf = s->pci_dev.config;
  2013. /* PCI Vendor ID (word) */
  2014. pci_config_set_vendor_id(pci_conf, PCI_VENDOR_ID_LSI_LOGIC);
  2015. /* PCI device ID (word) */
  2016. pci_config_set_device_id(pci_conf, PCI_DEVICE_ID_LSI_53C895A);
  2017. /* PCI base class code */
  2018. pci_config_set_class(pci_conf, PCI_CLASS_STORAGE_SCSI);
  2019. /* PCI subsystem ID */
  2020. pci_conf[0x2e] = 0x00;
  2021. pci_conf[0x2f] = 0x10;
  2022. /* PCI latency timer = 255 */
  2023. pci_conf[0x0d] = 0xff;
  2024. /* Interrupt pin 1 */
  2025. pci_conf[0x3d] = 0x01;
  2026. s->mmio_io_addr = cpu_register_io_memory(0, lsi_mmio_readfn,
  2027. lsi_mmio_writefn, s);
  2028. s->ram_io_addr = cpu_register_io_memory(0, lsi_ram_readfn,
  2029. lsi_ram_writefn, s);
  2030. pci_register_io_region((struct PCIDevice *)s, 0, 256,
  2031. PCI_ADDRESS_SPACE_IO, lsi_io_mapfunc);
  2032. pci_register_io_region((struct PCIDevice *)s, 1, 0x400,
  2033. PCI_ADDRESS_SPACE_MEM, lsi_mmio_mapfunc);
  2034. pci_register_io_region((struct PCIDevice *)s, 2, 0x2000,
  2035. PCI_ADDRESS_SPACE_MEM, lsi_ram_mapfunc);
  2036. s->queue = qemu_malloc(sizeof(lsi_queue));
  2037. s->queue_len = 1;
  2038. s->active_commands = 0;
  2039. s->pci_dev.unregister = lsi_scsi_uninit;
  2040. lsi_soft_reset(s);
  2041. register_savevm("lsiscsi", -1, 0, lsi_scsi_save, lsi_scsi_load, s);
  2042. return s;
  2043. }