lm832x.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531
  1. /*
  2. * National Semiconductor LM8322/8323 GPIO keyboard & PWM chips.
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. * Written by Andrzej Zaborowski <andrew@openedhand.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 or
  10. * (at your option) version 3 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. */
  21. #include "hw.h"
  22. #include "i2c.h"
  23. #include "qemu-timer.h"
  24. #include "console.h"
  25. struct lm_kbd_s {
  26. i2c_slave i2c;
  27. int i2c_dir;
  28. int i2c_cycle;
  29. int reg;
  30. qemu_irq nirq;
  31. uint16_t model;
  32. struct {
  33. qemu_irq out[2];
  34. int in[2][2];
  35. } mux;
  36. uint8_t config;
  37. uint8_t status;
  38. uint8_t acttime;
  39. uint8_t error;
  40. uint8_t clock;
  41. struct {
  42. uint16_t pull;
  43. uint16_t mask;
  44. uint16_t dir;
  45. uint16_t level;
  46. qemu_irq out[16];
  47. } gpio;
  48. struct {
  49. uint8_t dbnctime;
  50. uint8_t size;
  51. int start;
  52. int len;
  53. uint8_t fifo[16];
  54. } kbd;
  55. struct {
  56. uint16_t file[256];
  57. uint8_t faddr;
  58. uint8_t addr[3];
  59. QEMUTimer *tm[3];
  60. } pwm;
  61. };
  62. #define INT_KEYPAD (1 << 0)
  63. #define INT_ERROR (1 << 3)
  64. #define INT_NOINIT (1 << 4)
  65. #define INT_PWMEND(n) (1 << (5 + n))
  66. #define ERR_BADPAR (1 << 0)
  67. #define ERR_CMDUNK (1 << 1)
  68. #define ERR_KEYOVR (1 << 2)
  69. #define ERR_FIFOOVR (1 << 6)
  70. static void lm_kbd_irq_update(struct lm_kbd_s *s)
  71. {
  72. qemu_set_irq(s->nirq, !s->status);
  73. }
  74. static void lm_kbd_gpio_update(struct lm_kbd_s *s)
  75. {
  76. }
  77. static void lm_kbd_reset(struct lm_kbd_s *s)
  78. {
  79. s->config = 0x80;
  80. s->status = INT_NOINIT;
  81. s->acttime = 125;
  82. s->kbd.dbnctime = 3;
  83. s->kbd.size = 0x33;
  84. s->clock = 0x08;
  85. lm_kbd_irq_update(s);
  86. lm_kbd_gpio_update(s);
  87. }
  88. static void lm_kbd_error(struct lm_kbd_s *s, int err)
  89. {
  90. s->error |= err;
  91. s->status |= INT_ERROR;
  92. lm_kbd_irq_update(s);
  93. }
  94. static void lm_kbd_pwm_tick(struct lm_kbd_s *s, int line)
  95. {
  96. }
  97. static void lm_kbd_pwm_start(struct lm_kbd_s *s, int line)
  98. {
  99. lm_kbd_pwm_tick(s, line);
  100. }
  101. static void lm_kbd_pwm0_tick(void *opaque)
  102. {
  103. lm_kbd_pwm_tick(opaque, 0);
  104. }
  105. static void lm_kbd_pwm1_tick(void *opaque)
  106. {
  107. lm_kbd_pwm_tick(opaque, 1);
  108. }
  109. static void lm_kbd_pwm2_tick(void *opaque)
  110. {
  111. lm_kbd_pwm_tick(opaque, 2);
  112. }
  113. enum {
  114. LM832x_CMD_READ_ID = 0x80, /* Read chip ID. */
  115. LM832x_CMD_WRITE_CFG = 0x81, /* Set configuration item. */
  116. LM832x_CMD_READ_INT = 0x82, /* Get interrupt status. */
  117. LM832x_CMD_RESET = 0x83, /* Reset, same as external one */
  118. LM823x_CMD_WRITE_PULL_DOWN = 0x84, /* Select GPIO pull-up/down. */
  119. LM832x_CMD_WRITE_PORT_SEL = 0x85, /* Select GPIO in/out. */
  120. LM832x_CMD_WRITE_PORT_STATE = 0x86, /* Set GPIO pull-up/down. */
  121. LM832x_CMD_READ_PORT_SEL = 0x87, /* Get GPIO in/out. */
  122. LM832x_CMD_READ_PORT_STATE = 0x88, /* Get GPIO pull-up/down. */
  123. LM832x_CMD_READ_FIFO = 0x89, /* Read byte from FIFO. */
  124. LM832x_CMD_RPT_READ_FIFO = 0x8a, /* Read FIFO (no increment). */
  125. LM832x_CMD_SET_ACTIVE = 0x8b, /* Set active time. */
  126. LM832x_CMD_READ_ERROR = 0x8c, /* Get error status. */
  127. LM832x_CMD_READ_ROTATOR = 0x8e, /* Read rotator status. */
  128. LM832x_CMD_SET_DEBOUNCE = 0x8f, /* Set debouncing time. */
  129. LM832x_CMD_SET_KEY_SIZE = 0x90, /* Set keypad size. */
  130. LM832x_CMD_READ_KEY_SIZE = 0x91, /* Get keypad size. */
  131. LM832x_CMD_READ_CFG = 0x92, /* Get configuration item. */
  132. LM832x_CMD_WRITE_CLOCK = 0x93, /* Set clock config. */
  133. LM832x_CMD_READ_CLOCK = 0x94, /* Get clock config. */
  134. LM832x_CMD_PWM_WRITE = 0x95, /* Write PWM script. */
  135. LM832x_CMD_PWM_START = 0x96, /* Start PWM engine. */
  136. LM832x_CMD_PWM_STOP = 0x97, /* Stop PWM engine. */
  137. };
  138. #define LM832x_MAX_KPX 8
  139. #define LM832x_MAX_KPY 12
  140. static uint8_t lm_kbd_read(struct lm_kbd_s *s, int reg, int byte)
  141. {
  142. int ret;
  143. switch (reg) {
  144. case LM832x_CMD_READ_ID:
  145. ret = 0x0400;
  146. break;
  147. case LM832x_CMD_READ_INT:
  148. ret = s->status;
  149. if (!(s->status & INT_NOINIT)) {
  150. s->status = 0;
  151. lm_kbd_irq_update(s);
  152. }
  153. break;
  154. case LM832x_CMD_READ_PORT_SEL:
  155. ret = s->gpio.dir;
  156. break;
  157. case LM832x_CMD_READ_PORT_STATE:
  158. ret = s->gpio.mask;
  159. break;
  160. case LM832x_CMD_READ_FIFO:
  161. if (s->kbd.len <= 1)
  162. return 0x00;
  163. /* Example response from the two commands after a INT_KEYPAD
  164. * interrupt caused by the key 0x3c being pressed:
  165. * RPT_READ_FIFO: 55 bc 00 4e ff 0a 50 08 00 29 d9 08 01 c9 01
  166. * READ_FIFO: bc 00 00 4e ff 0a 50 08 00 29 d9 08 01 c9 01
  167. * RPT_READ_FIFO: bc 00 00 4e ff 0a 50 08 00 29 d9 08 01 c9 01
  168. *
  169. * 55 is the code of the key release event serviced in the previous
  170. * interrupt handling.
  171. *
  172. * TODO: find out whether the FIFO is advanced a single character
  173. * before reading every byte or the whole size of the FIFO at the
  174. * last LM832x_CMD_READ_FIFO. This affects LM832x_CMD_RPT_READ_FIFO
  175. * output in cases where there are more than one event in the FIFO.
  176. * Assume 0xbc and 0x3c events are in the FIFO:
  177. * RPT_READ_FIFO: 55 bc 3c 00 4e ff 0a 50 08 00 29 d9 08 01 c9
  178. * READ_FIFO: bc 3c 00 00 4e ff 0a 50 08 00 29 d9 08 01 c9
  179. * Does RPT_READ_FIFO now return 0xbc and 0x3c or only 0x3c?
  180. */
  181. s->kbd.start ++;
  182. s->kbd.start &= sizeof(s->kbd.fifo) - 1;
  183. s->kbd.len --;
  184. return s->kbd.fifo[s->kbd.start];
  185. case LM832x_CMD_RPT_READ_FIFO:
  186. if (byte >= s->kbd.len)
  187. return 0x00;
  188. return s->kbd.fifo[(s->kbd.start + byte) & (sizeof(s->kbd.fifo) - 1)];
  189. case LM832x_CMD_READ_ERROR:
  190. return s->error;
  191. case LM832x_CMD_READ_ROTATOR:
  192. return 0;
  193. case LM832x_CMD_READ_KEY_SIZE:
  194. return s->kbd.size;
  195. case LM832x_CMD_READ_CFG:
  196. return s->config & 0xf;
  197. case LM832x_CMD_READ_CLOCK:
  198. return (s->clock & 0xfc) | 2;
  199. default:
  200. lm_kbd_error(s, ERR_CMDUNK);
  201. fprintf(stderr, "%s: unknown command %02x\n", __FUNCTION__, reg);
  202. return 0x00;
  203. }
  204. return ret >> (byte << 3);
  205. }
  206. static void lm_kbd_write(struct lm_kbd_s *s, int reg, int byte, uint8_t value)
  207. {
  208. switch (reg) {
  209. case LM832x_CMD_WRITE_CFG:
  210. s->config = value;
  211. /* This must be done whenever s->mux.in is updated (never). */
  212. if ((s->config >> 1) & 1) /* MUX1EN */
  213. qemu_set_irq(s->mux.out[0], s->mux.in[0][(s->config >> 0) & 1]);
  214. if ((s->config >> 3) & 1) /* MUX2EN */
  215. qemu_set_irq(s->mux.out[0], s->mux.in[0][(s->config >> 2) & 1]);
  216. /* TODO: check that this is issued only following the chip reset
  217. * and not in the middle of operation and that it is followed by
  218. * the GPIO ports re-resablishing through WRITE_PORT_SEL and
  219. * WRITE_PORT_STATE (using a timer perhaps) and otherwise output
  220. * warnings. */
  221. s->status = 0;
  222. lm_kbd_irq_update(s);
  223. s->kbd.len = 0;
  224. s->kbd.start = 0;
  225. s->reg = -1;
  226. break;
  227. case LM832x_CMD_RESET:
  228. if (value == 0xaa)
  229. lm_kbd_reset(s);
  230. else
  231. lm_kbd_error(s, ERR_BADPAR);
  232. s->reg = -1;
  233. break;
  234. case LM823x_CMD_WRITE_PULL_DOWN:
  235. if (!byte)
  236. s->gpio.pull = value;
  237. else {
  238. s->gpio.pull |= value << 8;
  239. lm_kbd_gpio_update(s);
  240. s->reg = -1;
  241. }
  242. break;
  243. case LM832x_CMD_WRITE_PORT_SEL:
  244. if (!byte)
  245. s->gpio.dir = value;
  246. else {
  247. s->gpio.dir |= value << 8;
  248. lm_kbd_gpio_update(s);
  249. s->reg = -1;
  250. }
  251. break;
  252. case LM832x_CMD_WRITE_PORT_STATE:
  253. if (!byte)
  254. s->gpio.mask = value;
  255. else {
  256. s->gpio.mask |= value << 8;
  257. lm_kbd_gpio_update(s);
  258. s->reg = -1;
  259. }
  260. break;
  261. case LM832x_CMD_SET_ACTIVE:
  262. s->acttime = value;
  263. s->reg = -1;
  264. break;
  265. case LM832x_CMD_SET_DEBOUNCE:
  266. s->kbd.dbnctime = value;
  267. s->reg = -1;
  268. if (!value)
  269. lm_kbd_error(s, ERR_BADPAR);
  270. break;
  271. case LM832x_CMD_SET_KEY_SIZE:
  272. s->kbd.size = value;
  273. s->reg = -1;
  274. if (
  275. (value & 0xf) < 3 || (value & 0xf) > LM832x_MAX_KPY ||
  276. (value >> 4) < 3 || (value >> 4) > LM832x_MAX_KPX)
  277. lm_kbd_error(s, ERR_BADPAR);
  278. break;
  279. case LM832x_CMD_WRITE_CLOCK:
  280. s->clock = value;
  281. s->reg = -1;
  282. if ((value & 3) && (value & 3) != 3) {
  283. lm_kbd_error(s, ERR_BADPAR);
  284. fprintf(stderr, "%s: invalid clock setting in RCPWM\n",
  285. __FUNCTION__);
  286. }
  287. /* TODO: Validate that the command is only issued once */
  288. break;
  289. case LM832x_CMD_PWM_WRITE:
  290. if (byte == 0) {
  291. if (!(value & 3) || (value >> 2) > 59) {
  292. lm_kbd_error(s, ERR_BADPAR);
  293. s->reg = -1;
  294. break;
  295. }
  296. s->pwm.faddr = value;
  297. s->pwm.file[s->pwm.faddr] = 0;
  298. } else if (byte == 1) {
  299. s->pwm.file[s->pwm.faddr] |= value << 8;
  300. } else if (byte == 2) {
  301. s->pwm.file[s->pwm.faddr] |= value << 0;
  302. s->reg = -1;
  303. }
  304. break;
  305. case LM832x_CMD_PWM_START:
  306. s->reg = -1;
  307. if (!(value & 3) || (value >> 2) > 59) {
  308. lm_kbd_error(s, ERR_BADPAR);
  309. break;
  310. }
  311. s->pwm.addr[(value & 3) - 1] = value >> 2;
  312. lm_kbd_pwm_start(s, (value & 3) - 1);
  313. break;
  314. case LM832x_CMD_PWM_STOP:
  315. s->reg = -1;
  316. if (!(value & 3)) {
  317. lm_kbd_error(s, ERR_BADPAR);
  318. break;
  319. }
  320. qemu_del_timer(s->pwm.tm[(value & 3) - 1]);
  321. break;
  322. case -1:
  323. lm_kbd_error(s, ERR_BADPAR);
  324. break;
  325. default:
  326. lm_kbd_error(s, ERR_CMDUNK);
  327. fprintf(stderr, "%s: unknown command %02x\n", __FUNCTION__, reg);
  328. break;
  329. }
  330. }
  331. static void lm_i2c_event(i2c_slave *i2c, enum i2c_event event)
  332. {
  333. struct lm_kbd_s *s = (struct lm_kbd_s *) i2c;
  334. switch (event) {
  335. case I2C_START_RECV:
  336. case I2C_START_SEND:
  337. s->i2c_cycle = 0;
  338. s->i2c_dir = (event == I2C_START_SEND);
  339. break;
  340. default:
  341. break;
  342. }
  343. }
  344. static int lm_i2c_rx(i2c_slave *i2c)
  345. {
  346. struct lm_kbd_s *s = (struct lm_kbd_s *) i2c;
  347. return lm_kbd_read(s, s->reg, s->i2c_cycle ++);
  348. }
  349. static int lm_i2c_tx(i2c_slave *i2c, uint8_t data)
  350. {
  351. struct lm_kbd_s *s = (struct lm_kbd_s *) i2c;
  352. if (!s->i2c_cycle)
  353. s->reg = data;
  354. else
  355. lm_kbd_write(s, s->reg, s->i2c_cycle - 1, data);
  356. s->i2c_cycle ++;
  357. return 0;
  358. }
  359. static void lm_kbd_save(QEMUFile *f, void *opaque)
  360. {
  361. struct lm_kbd_s *s = (struct lm_kbd_s *) opaque;
  362. int i;
  363. i2c_slave_save(f, &s->i2c);
  364. qemu_put_byte(f, s->i2c_dir);
  365. qemu_put_byte(f, s->i2c_cycle);
  366. qemu_put_byte(f, (uint8_t) s->reg);
  367. qemu_put_8s(f, &s->config);
  368. qemu_put_8s(f, &s->status);
  369. qemu_put_8s(f, &s->acttime);
  370. qemu_put_8s(f, &s->error);
  371. qemu_put_8s(f, &s->clock);
  372. qemu_put_be16s(f, &s->gpio.pull);
  373. qemu_put_be16s(f, &s->gpio.mask);
  374. qemu_put_be16s(f, &s->gpio.dir);
  375. qemu_put_be16s(f, &s->gpio.level);
  376. qemu_put_byte(f, s->kbd.dbnctime);
  377. qemu_put_byte(f, s->kbd.size);
  378. qemu_put_byte(f, s->kbd.start);
  379. qemu_put_byte(f, s->kbd.len);
  380. qemu_put_buffer(f, s->kbd.fifo, sizeof(s->kbd.fifo));
  381. for (i = 0; i < sizeof(s->pwm.file); i ++)
  382. qemu_put_be16s(f, &s->pwm.file[i]);
  383. qemu_put_8s(f, &s->pwm.faddr);
  384. qemu_put_buffer(f, s->pwm.addr, sizeof(s->pwm.addr));
  385. qemu_put_timer(f, s->pwm.tm[0]);
  386. qemu_put_timer(f, s->pwm.tm[1]);
  387. qemu_put_timer(f, s->pwm.tm[2]);
  388. }
  389. static int lm_kbd_load(QEMUFile *f, void *opaque, int version_id)
  390. {
  391. struct lm_kbd_s *s = (struct lm_kbd_s *) opaque;
  392. int i;
  393. i2c_slave_load(f, &s->i2c);
  394. s->i2c_dir = qemu_get_byte(f);
  395. s->i2c_cycle = qemu_get_byte(f);
  396. s->reg = (int8_t) qemu_get_byte(f);
  397. qemu_get_8s(f, &s->config);
  398. qemu_get_8s(f, &s->status);
  399. qemu_get_8s(f, &s->acttime);
  400. qemu_get_8s(f, &s->error);
  401. qemu_get_8s(f, &s->clock);
  402. qemu_get_be16s(f, &s->gpio.pull);
  403. qemu_get_be16s(f, &s->gpio.mask);
  404. qemu_get_be16s(f, &s->gpio.dir);
  405. qemu_get_be16s(f, &s->gpio.level);
  406. s->kbd.dbnctime = qemu_get_byte(f);
  407. s->kbd.size = qemu_get_byte(f);
  408. s->kbd.start = qemu_get_byte(f);
  409. s->kbd.len = qemu_get_byte(f);
  410. qemu_get_buffer(f, s->kbd.fifo, sizeof(s->kbd.fifo));
  411. for (i = 0; i < sizeof(s->pwm.file); i ++)
  412. qemu_get_be16s(f, &s->pwm.file[i]);
  413. qemu_get_8s(f, &s->pwm.faddr);
  414. qemu_get_buffer(f, s->pwm.addr, sizeof(s->pwm.addr));
  415. qemu_get_timer(f, s->pwm.tm[0]);
  416. qemu_get_timer(f, s->pwm.tm[1]);
  417. qemu_get_timer(f, s->pwm.tm[2]);
  418. lm_kbd_irq_update(s);
  419. lm_kbd_gpio_update(s);
  420. return 0;
  421. }
  422. struct i2c_slave *lm8323_init(i2c_bus *bus, qemu_irq nirq)
  423. {
  424. struct lm_kbd_s *s;
  425. s = (struct lm_kbd_s *) i2c_slave_init(bus, 0, sizeof(struct lm_kbd_s));
  426. s->model = 0x8323;
  427. s->pwm.tm[0] = qemu_new_timer(vm_clock, lm_kbd_pwm0_tick, s);
  428. s->pwm.tm[1] = qemu_new_timer(vm_clock, lm_kbd_pwm1_tick, s);
  429. s->pwm.tm[2] = qemu_new_timer(vm_clock, lm_kbd_pwm2_tick, s);
  430. s->nirq = nirq;
  431. s->i2c.event = lm_i2c_event;
  432. s->i2c.recv = lm_i2c_rx;
  433. s->i2c.send = lm_i2c_tx;
  434. lm_kbd_reset(s);
  435. qemu_register_reset((void *) lm_kbd_reset, s);
  436. register_savevm("LM8323", -1, 0, lm_kbd_save, lm_kbd_load, s);
  437. return &s->i2c;
  438. }
  439. void lm832x_key_event(struct i2c_slave *i2c, int key, int state)
  440. {
  441. struct lm_kbd_s *s = (struct lm_kbd_s *) i2c;
  442. if ((s->status & INT_ERROR) && (s->error & ERR_FIFOOVR))
  443. return;
  444. if (s->kbd.len >= sizeof(s->kbd.fifo))
  445. return lm_kbd_error(s, ERR_FIFOOVR);
  446. s->kbd.fifo[(s->kbd.start + s->kbd.len ++) & (sizeof(s->kbd.fifo) - 1)] =
  447. key | (state << 7);
  448. /* We never set ERR_KEYOVR because we support multiple keys fine. */
  449. s->status |= INT_KEYPAD;
  450. lm_kbd_irq_update(s);
  451. }