isa_mmio.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Memory mapped access to ISA IO space.
  3. *
  4. * Copyright (c) 2006 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "isa.h"
  26. static void isa_mmio_writeb (void *opaque, target_phys_addr_t addr,
  27. uint32_t val)
  28. {
  29. cpu_outb(NULL, addr & 0xffff, val);
  30. }
  31. static void isa_mmio_writew (void *opaque, target_phys_addr_t addr,
  32. uint32_t val)
  33. {
  34. #ifdef TARGET_WORDS_BIGENDIAN
  35. val = bswap16(val);
  36. #endif
  37. cpu_outw(NULL, addr & 0xffff, val);
  38. }
  39. static void isa_mmio_writel (void *opaque, target_phys_addr_t addr,
  40. uint32_t val)
  41. {
  42. #ifdef TARGET_WORDS_BIGENDIAN
  43. val = bswap32(val);
  44. #endif
  45. cpu_outl(NULL, addr & 0xffff, val);
  46. }
  47. static uint32_t isa_mmio_readb (void *opaque, target_phys_addr_t addr)
  48. {
  49. uint32_t val;
  50. val = cpu_inb(NULL, addr & 0xffff);
  51. return val;
  52. }
  53. static uint32_t isa_mmio_readw (void *opaque, target_phys_addr_t addr)
  54. {
  55. uint32_t val;
  56. val = cpu_inw(NULL, addr & 0xffff);
  57. #ifdef TARGET_WORDS_BIGENDIAN
  58. val = bswap16(val);
  59. #endif
  60. return val;
  61. }
  62. static uint32_t isa_mmio_readl (void *opaque, target_phys_addr_t addr)
  63. {
  64. uint32_t val;
  65. val = cpu_inl(NULL, addr & 0xffff);
  66. #ifdef TARGET_WORDS_BIGENDIAN
  67. val = bswap32(val);
  68. #endif
  69. return val;
  70. }
  71. static CPUWriteMemoryFunc *isa_mmio_write[] = {
  72. &isa_mmio_writeb,
  73. &isa_mmio_writew,
  74. &isa_mmio_writel,
  75. };
  76. static CPUReadMemoryFunc *isa_mmio_read[] = {
  77. &isa_mmio_readb,
  78. &isa_mmio_readw,
  79. &isa_mmio_readl,
  80. };
  81. static int isa_mmio_iomemtype = 0;
  82. void isa_mmio_init(target_phys_addr_t base, target_phys_addr_t size)
  83. {
  84. if (!isa_mmio_iomemtype) {
  85. isa_mmio_iomemtype = cpu_register_io_memory(0, isa_mmio_read,
  86. isa_mmio_write, NULL);
  87. }
  88. cpu_register_physical_memory(base, size, isa_mmio_iomemtype);
  89. }