iommu.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * QEMU SPARC iommu emulation
  3. *
  4. * Copyright (c) 2003-2005 Fabrice Bellard
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a copy
  7. * of this software and associated documentation files (the "Software"), to deal
  8. * in the Software without restriction, including without limitation the rights
  9. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  10. * copies of the Software, and to permit persons to whom the Software is
  11. * furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  21. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  22. * THE SOFTWARE.
  23. */
  24. #include "hw.h"
  25. #include "sun4m.h"
  26. /* debug iommu */
  27. //#define DEBUG_IOMMU
  28. #ifdef DEBUG_IOMMU
  29. #define DPRINTF(fmt, args...) \
  30. do { printf("IOMMU: " fmt , ##args); } while (0)
  31. #else
  32. #define DPRINTF(fmt, args...)
  33. #endif
  34. #define IOMMU_NREGS (4*4096/4)
  35. #define IOMMU_CTRL (0x0000 >> 2)
  36. #define IOMMU_CTRL_IMPL 0xf0000000 /* Implementation */
  37. #define IOMMU_CTRL_VERS 0x0f000000 /* Version */
  38. #define IOMMU_CTRL_RNGE 0x0000001c /* Mapping RANGE */
  39. #define IOMMU_RNGE_16MB 0x00000000 /* 0xff000000 -> 0xffffffff */
  40. #define IOMMU_RNGE_32MB 0x00000004 /* 0xfe000000 -> 0xffffffff */
  41. #define IOMMU_RNGE_64MB 0x00000008 /* 0xfc000000 -> 0xffffffff */
  42. #define IOMMU_RNGE_128MB 0x0000000c /* 0xf8000000 -> 0xffffffff */
  43. #define IOMMU_RNGE_256MB 0x00000010 /* 0xf0000000 -> 0xffffffff */
  44. #define IOMMU_RNGE_512MB 0x00000014 /* 0xe0000000 -> 0xffffffff */
  45. #define IOMMU_RNGE_1GB 0x00000018 /* 0xc0000000 -> 0xffffffff */
  46. #define IOMMU_RNGE_2GB 0x0000001c /* 0x80000000 -> 0xffffffff */
  47. #define IOMMU_CTRL_ENAB 0x00000001 /* IOMMU Enable */
  48. #define IOMMU_CTRL_MASK 0x0000001d
  49. #define IOMMU_BASE (0x0004 >> 2)
  50. #define IOMMU_BASE_MASK 0x07fffc00
  51. #define IOMMU_TLBFLUSH (0x0014 >> 2)
  52. #define IOMMU_TLBFLUSH_MASK 0xffffffff
  53. #define IOMMU_PGFLUSH (0x0018 >> 2)
  54. #define IOMMU_PGFLUSH_MASK 0xffffffff
  55. #define IOMMU_AFSR (0x1000 >> 2)
  56. #define IOMMU_AFSR_ERR 0x80000000 /* LE, TO, or BE asserted */
  57. #define IOMMU_AFSR_LE 0x40000000 /* SBUS reports error after
  58. transaction */
  59. #define IOMMU_AFSR_TO 0x20000000 /* Write access took more than
  60. 12.8 us. */
  61. #define IOMMU_AFSR_BE 0x10000000 /* Write access received error
  62. acknowledge */
  63. #define IOMMU_AFSR_SIZE 0x0e000000 /* Size of transaction causing error */
  64. #define IOMMU_AFSR_S 0x01000000 /* Sparc was in supervisor mode */
  65. #define IOMMU_AFSR_RESV 0x00800000 /* Reserved, forced to 0x8 by
  66. hardware */
  67. #define IOMMU_AFSR_ME 0x00080000 /* Multiple errors occurred */
  68. #define IOMMU_AFSR_RD 0x00040000 /* A read operation was in progress */
  69. #define IOMMU_AFSR_FAV 0x00020000 /* IOMMU afar has valid contents */
  70. #define IOMMU_AFSR_MASK 0xff0fffff
  71. #define IOMMU_AFAR (0x1004 >> 2)
  72. #define IOMMU_AER (0x1008 >> 2) /* Arbiter Enable Register */
  73. #define IOMMU_AER_EN_P0_ARB 0x00000001 /* MBus master 0x8 (Always 1) */
  74. #define IOMMU_AER_EN_P1_ARB 0x00000002 /* MBus master 0x9 */
  75. #define IOMMU_AER_EN_P2_ARB 0x00000004 /* MBus master 0xa */
  76. #define IOMMU_AER_EN_P3_ARB 0x00000008 /* MBus master 0xb */
  77. #define IOMMU_AER_EN_0 0x00010000 /* SBus slot 0 */
  78. #define IOMMU_AER_EN_1 0x00020000 /* SBus slot 1 */
  79. #define IOMMU_AER_EN_2 0x00040000 /* SBus slot 2 */
  80. #define IOMMU_AER_EN_3 0x00080000 /* SBus slot 3 */
  81. #define IOMMU_AER_EN_F 0x00100000 /* SBus on-board */
  82. #define IOMMU_AER_SBW 0x80000000 /* S-to-M asynchronous writes */
  83. #define IOMMU_AER_MASK 0x801f000f
  84. #define IOMMU_SBCFG0 (0x1010 >> 2) /* SBUS configration per-slot */
  85. #define IOMMU_SBCFG1 (0x1014 >> 2) /* SBUS configration per-slot */
  86. #define IOMMU_SBCFG2 (0x1018 >> 2) /* SBUS configration per-slot */
  87. #define IOMMU_SBCFG3 (0x101c >> 2) /* SBUS configration per-slot */
  88. #define IOMMU_SBCFG_SAB30 0x00010000 /* Phys-address bit 30 when
  89. bypass enabled */
  90. #define IOMMU_SBCFG_BA16 0x00000004 /* Slave supports 16 byte bursts */
  91. #define IOMMU_SBCFG_BA8 0x00000002 /* Slave supports 8 byte bursts */
  92. #define IOMMU_SBCFG_BYPASS 0x00000001 /* Bypass IOMMU, treat all addresses
  93. produced by this device as pure
  94. physical. */
  95. #define IOMMU_SBCFG_MASK 0x00010003
  96. #define IOMMU_ARBEN (0x2000 >> 2) /* SBUS arbitration enable */
  97. #define IOMMU_ARBEN_MASK 0x001f0000
  98. #define IOMMU_MID 0x00000008
  99. #define IOMMU_MASK_ID (0x3018 >> 2) /* Mask ID */
  100. #define IOMMU_MASK_ID_MASK 0x00ffffff
  101. #define IOMMU_MSII_MASK 0x26000000 /* microSPARC II mask number */
  102. #define IOMMU_TS_MASK 0x23000000 /* turboSPARC mask number */
  103. /* The format of an iopte in the page tables */
  104. #define IOPTE_PAGE 0xffffff00 /* Physical page number (PA[35:12]) */
  105. #define IOPTE_CACHE 0x00000080 /* Cached (in vme IOCACHE or
  106. Viking/MXCC) */
  107. #define IOPTE_WRITE 0x00000004 /* Writeable */
  108. #define IOPTE_VALID 0x00000002 /* IOPTE is valid */
  109. #define IOPTE_WAZ 0x00000001 /* Write as zeros */
  110. #define IOMMU_PAGE_SHIFT 12
  111. #define IOMMU_PAGE_SIZE (1 << IOMMU_PAGE_SHIFT)
  112. #define IOMMU_PAGE_MASK ~(IOMMU_PAGE_SIZE - 1)
  113. typedef struct IOMMUState {
  114. uint32_t regs[IOMMU_NREGS];
  115. target_phys_addr_t iostart;
  116. uint32_t version;
  117. qemu_irq irq;
  118. } IOMMUState;
  119. static uint32_t iommu_mem_readl(void *opaque, target_phys_addr_t addr)
  120. {
  121. IOMMUState *s = opaque;
  122. target_phys_addr_t saddr;
  123. uint32_t ret;
  124. saddr = addr >> 2;
  125. switch (saddr) {
  126. default:
  127. ret = s->regs[saddr];
  128. break;
  129. case IOMMU_AFAR:
  130. case IOMMU_AFSR:
  131. ret = s->regs[saddr];
  132. qemu_irq_lower(s->irq);
  133. break;
  134. }
  135. DPRINTF("read reg[%d] = %x\n", (int)saddr, ret);
  136. return ret;
  137. }
  138. static void iommu_mem_writel(void *opaque, target_phys_addr_t addr,
  139. uint32_t val)
  140. {
  141. IOMMUState *s = opaque;
  142. target_phys_addr_t saddr;
  143. saddr = addr >> 2;
  144. DPRINTF("write reg[%d] = %x\n", (int)saddr, val);
  145. switch (saddr) {
  146. case IOMMU_CTRL:
  147. switch (val & IOMMU_CTRL_RNGE) {
  148. case IOMMU_RNGE_16MB:
  149. s->iostart = 0xffffffffff000000ULL;
  150. break;
  151. case IOMMU_RNGE_32MB:
  152. s->iostart = 0xfffffffffe000000ULL;
  153. break;
  154. case IOMMU_RNGE_64MB:
  155. s->iostart = 0xfffffffffc000000ULL;
  156. break;
  157. case IOMMU_RNGE_128MB:
  158. s->iostart = 0xfffffffff8000000ULL;
  159. break;
  160. case IOMMU_RNGE_256MB:
  161. s->iostart = 0xfffffffff0000000ULL;
  162. break;
  163. case IOMMU_RNGE_512MB:
  164. s->iostart = 0xffffffffe0000000ULL;
  165. break;
  166. case IOMMU_RNGE_1GB:
  167. s->iostart = 0xffffffffc0000000ULL;
  168. break;
  169. default:
  170. case IOMMU_RNGE_2GB:
  171. s->iostart = 0xffffffff80000000ULL;
  172. break;
  173. }
  174. DPRINTF("iostart = " TARGET_FMT_plx "\n", s->iostart);
  175. s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
  176. break;
  177. case IOMMU_BASE:
  178. s->regs[saddr] = val & IOMMU_BASE_MASK;
  179. break;
  180. case IOMMU_TLBFLUSH:
  181. DPRINTF("tlb flush %x\n", val);
  182. s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
  183. break;
  184. case IOMMU_PGFLUSH:
  185. DPRINTF("page flush %x\n", val);
  186. s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
  187. break;
  188. case IOMMU_AFAR:
  189. s->regs[saddr] = val;
  190. qemu_irq_lower(s->irq);
  191. break;
  192. case IOMMU_AER:
  193. s->regs[saddr] = (val & IOMMU_AER_MASK) | IOMMU_AER_EN_P0_ARB;
  194. break;
  195. case IOMMU_AFSR:
  196. s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
  197. qemu_irq_lower(s->irq);
  198. break;
  199. case IOMMU_SBCFG0:
  200. case IOMMU_SBCFG1:
  201. case IOMMU_SBCFG2:
  202. case IOMMU_SBCFG3:
  203. s->regs[saddr] = val & IOMMU_SBCFG_MASK;
  204. break;
  205. case IOMMU_ARBEN:
  206. // XXX implement SBus probing: fault when reading unmapped
  207. // addresses, fault cause and address stored to MMU/IOMMU
  208. s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
  209. break;
  210. case IOMMU_MASK_ID:
  211. s->regs[saddr] |= val & IOMMU_MASK_ID_MASK;
  212. break;
  213. default:
  214. s->regs[saddr] = val;
  215. break;
  216. }
  217. }
  218. static CPUReadMemoryFunc *iommu_mem_read[3] = {
  219. NULL,
  220. NULL,
  221. iommu_mem_readl,
  222. };
  223. static CPUWriteMemoryFunc *iommu_mem_write[3] = {
  224. NULL,
  225. NULL,
  226. iommu_mem_writel,
  227. };
  228. static uint32_t iommu_page_get_flags(IOMMUState *s, target_phys_addr_t addr)
  229. {
  230. uint32_t ret;
  231. target_phys_addr_t iopte;
  232. #ifdef DEBUG_IOMMU
  233. target_phys_addr_t pa = addr;
  234. #endif
  235. iopte = s->regs[IOMMU_BASE] << 4;
  236. addr &= ~s->iostart;
  237. iopte += (addr >> (IOMMU_PAGE_SHIFT - 2)) & ~3;
  238. cpu_physical_memory_read(iopte, (uint8_t *)&ret, 4);
  239. tswap32s(&ret);
  240. DPRINTF("get flags addr " TARGET_FMT_plx " => pte " TARGET_FMT_plx
  241. ", *pte = %x\n", pa, iopte, ret);
  242. return ret;
  243. }
  244. static target_phys_addr_t iommu_translate_pa(target_phys_addr_t addr,
  245. uint32_t pte)
  246. {
  247. uint32_t tmppte;
  248. target_phys_addr_t pa;
  249. tmppte = pte;
  250. pa = ((pte & IOPTE_PAGE) << 4) + (addr & ~IOMMU_PAGE_MASK);
  251. DPRINTF("xlate dva " TARGET_FMT_plx " => pa " TARGET_FMT_plx
  252. " (iopte = %x)\n", addr, pa, tmppte);
  253. return pa;
  254. }
  255. static void iommu_bad_addr(IOMMUState *s, target_phys_addr_t addr,
  256. int is_write)
  257. {
  258. DPRINTF("bad addr " TARGET_FMT_plx "\n", addr);
  259. s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
  260. IOMMU_AFSR_FAV;
  261. if (!is_write)
  262. s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
  263. s->regs[IOMMU_AFAR] = addr;
  264. qemu_irq_raise(s->irq);
  265. }
  266. void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
  267. uint8_t *buf, int len, int is_write)
  268. {
  269. int l;
  270. uint32_t flags;
  271. target_phys_addr_t page, phys_addr;
  272. while (len > 0) {
  273. page = addr & IOMMU_PAGE_MASK;
  274. l = (page + IOMMU_PAGE_SIZE) - addr;
  275. if (l > len)
  276. l = len;
  277. flags = iommu_page_get_flags(opaque, page);
  278. if (!(flags & IOPTE_VALID)) {
  279. iommu_bad_addr(opaque, page, is_write);
  280. return;
  281. }
  282. phys_addr = iommu_translate_pa(addr, flags);
  283. if (is_write) {
  284. if (!(flags & IOPTE_WRITE)) {
  285. iommu_bad_addr(opaque, page, is_write);
  286. return;
  287. }
  288. cpu_physical_memory_write(phys_addr, buf, l);
  289. } else {
  290. cpu_physical_memory_read(phys_addr, buf, l);
  291. }
  292. len -= l;
  293. buf += l;
  294. addr += l;
  295. }
  296. }
  297. static void iommu_save(QEMUFile *f, void *opaque)
  298. {
  299. IOMMUState *s = opaque;
  300. int i;
  301. for (i = 0; i < IOMMU_NREGS; i++)
  302. qemu_put_be32s(f, &s->regs[i]);
  303. qemu_put_be64s(f, &s->iostart);
  304. }
  305. static int iommu_load(QEMUFile *f, void *opaque, int version_id)
  306. {
  307. IOMMUState *s = opaque;
  308. int i;
  309. if (version_id != 2)
  310. return -EINVAL;
  311. for (i = 0; i < IOMMU_NREGS; i++)
  312. qemu_get_be32s(f, &s->regs[i]);
  313. qemu_get_be64s(f, &s->iostart);
  314. return 0;
  315. }
  316. static void iommu_reset(void *opaque)
  317. {
  318. IOMMUState *s = opaque;
  319. memset(s->regs, 0, IOMMU_NREGS * 4);
  320. s->iostart = 0;
  321. s->regs[IOMMU_CTRL] = s->version;
  322. s->regs[IOMMU_ARBEN] = IOMMU_MID;
  323. s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
  324. s->regs[IOMMU_AER] = IOMMU_AER_EN_P0_ARB | IOMMU_AER_EN_P1_ARB;
  325. s->regs[IOMMU_MASK_ID] = IOMMU_TS_MASK;
  326. qemu_irq_lower(s->irq);
  327. }
  328. void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq)
  329. {
  330. IOMMUState *s;
  331. int iommu_io_memory;
  332. s = qemu_mallocz(sizeof(IOMMUState));
  333. s->version = version;
  334. s->irq = irq;
  335. iommu_io_memory = cpu_register_io_memory(0, iommu_mem_read,
  336. iommu_mem_write, s);
  337. cpu_register_physical_memory(addr, IOMMU_NREGS * 4, iommu_io_memory);
  338. register_savevm("iommu", addr, 2, iommu_save, iommu_load, s);
  339. qemu_register_reset(iommu_reset, s);
  340. iommu_reset(s);
  341. return s;
  342. }