2
0

hpet_emul.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * QEMU Emulated HPET support
  3. *
  4. * Copyright IBM, Corp. 2008
  5. *
  6. * Authors:
  7. * Beth Kon <bkon@us.ibm.com>
  8. *
  9. * This work is licensed under the terms of the GNU GPL, version 2. See
  10. * the COPYING file in the top-level directory.
  11. *
  12. */
  13. #ifndef QEMU_HPET_EMUL_H
  14. #define QEMU_HPET_EMUL_H
  15. #define HPET_BASE 0xfed00000
  16. #define HPET_CLK_PERIOD 10000000ULL /* 10000000 femtoseconds == 10ns*/
  17. #define FS_PER_NS 1000000
  18. #define HPET_NUM_TIMERS 3
  19. #define HPET_TIMER_TYPE_LEVEL 1
  20. #define HPET_TIMER_TYPE_EDGE 0
  21. #define HPET_TIMER_DELIVERY_APIC 0
  22. #define HPET_TIMER_DELIVERY_FSB 1
  23. #define HPET_TIMER_CAP_FSB_INT_DEL (1 << 15)
  24. #define HPET_TIMER_CAP_PER_INT (1 << 4)
  25. #define HPET_CFG_ENABLE 0x001
  26. #define HPET_CFG_LEGACY 0x002
  27. #define HPET_ID 0x000
  28. #define HPET_PERIOD 0x004
  29. #define HPET_CFG 0x010
  30. #define HPET_STATUS 0x020
  31. #define HPET_COUNTER 0x0f0
  32. #define HPET_TN_CFG 0x000
  33. #define HPET_TN_CMP 0x008
  34. #define HPET_TN_ROUTE 0x010
  35. #define HPET_CFG_WRITE_MASK 0x3
  36. #define HPET_TN_ENABLE 0x004
  37. #define HPET_TN_PERIODIC 0x008
  38. #define HPET_TN_PERIODIC_CAP 0x010
  39. #define HPET_TN_SIZE_CAP 0x020
  40. #define HPET_TN_SETVAL 0x040
  41. #define HPET_TN_32BIT 0x100
  42. #define HPET_TN_INT_ROUTE_MASK 0x3e00
  43. #define HPET_TN_CFG_WRITE_MASK 0x3f4e
  44. #define HPET_TN_INT_ROUTE_SHIFT 9
  45. #define HPET_TN_INT_ROUTE_CAP_SHIFT 32
  46. #define HPET_TN_CFG_BITS_READONLY_OR_RESERVED 0xffff80b1U
  47. struct HPETState;
  48. typedef struct HPETTimer { /* timers */
  49. uint8_t tn; /*timer number*/
  50. QEMUTimer *qemu_timer;
  51. struct HPETState *state;
  52. /* Memory-mapped, software visible timer registers */
  53. uint64_t config; /* configuration/cap */
  54. uint64_t cmp; /* comparator */
  55. uint64_t fsb; /* FSB route, not supported now */
  56. /* Hidden register state */
  57. uint64_t period; /* Last value written to comparator */
  58. uint8_t wrap_flag; /* timer pop will indicate wrap for one-shot 32-bit
  59. * mode. Next pop will be actual timer expiration.
  60. */
  61. } HPETTimer;
  62. typedef struct HPETState {
  63. uint64_t hpet_offset;
  64. qemu_irq *irqs;
  65. HPETTimer timer[HPET_NUM_TIMERS];
  66. /* Memory-mapped, software visible registers */
  67. uint64_t capability; /* capabilities */
  68. uint64_t config; /* configuration */
  69. uint64_t isr; /* interrupt status reg */
  70. uint64_t hpet_counter; /* main counter */
  71. } HPETState;
  72. #if defined TARGET_I386 || defined TARGET_X86_64
  73. extern uint32_t hpet_in_legacy_mode(void);
  74. extern void hpet_init(qemu_irq *irq);
  75. #endif
  76. #endif