ac97.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /*
  2. * Copyright (C) 2006 InnoTek Systemberatung GmbH
  3. *
  4. * This file is part of VirtualBox Open Source Edition (OSE), as
  5. * available from http://www.virtualbox.org. This file is free software;
  6. * you can redistribute it and/or modify it under the terms of the GNU
  7. * General Public License as published by the Free Software Foundation,
  8. * in version 2 as it comes in the "COPYING" file of the VirtualBox OSE
  9. * distribution. VirtualBox OSE is distributed in the hope that it will
  10. * be useful, but WITHOUT ANY WARRANTY of any kind.
  11. *
  12. * If you received this file as part of a commercial VirtualBox
  13. * distribution, then only the terms of your commercial VirtualBox
  14. * license agreement apply instead of the previous paragraph.
  15. */
  16. #include "hw.h"
  17. #include "audiodev.h"
  18. #include "audio/audio.h"
  19. #include "pci.h"
  20. enum {
  21. AC97_Reset = 0x00,
  22. AC97_Master_Volume_Mute = 0x02,
  23. AC97_Headphone_Volume_Mute = 0x04,
  24. AC97_Master_Volume_Mono_Mute = 0x06,
  25. AC97_Master_Tone_RL = 0x08,
  26. AC97_PC_BEEP_Volume_Mute = 0x0A,
  27. AC97_Phone_Volume_Mute = 0x0C,
  28. AC97_Mic_Volume_Mute = 0x0E,
  29. AC97_Line_In_Volume_Mute = 0x10,
  30. AC97_CD_Volume_Mute = 0x12,
  31. AC97_Video_Volume_Mute = 0x14,
  32. AC97_Aux_Volume_Mute = 0x16,
  33. AC97_PCM_Out_Volume_Mute = 0x18,
  34. AC97_Record_Select = 0x1A,
  35. AC97_Record_Gain_Mute = 0x1C,
  36. AC97_Record_Gain_Mic_Mute = 0x1E,
  37. AC97_General_Purpose = 0x20,
  38. AC97_3D_Control = 0x22,
  39. AC97_AC_97_RESERVED = 0x24,
  40. AC97_Powerdown_Ctrl_Stat = 0x26,
  41. AC97_Extended_Audio_ID = 0x28,
  42. AC97_Extended_Audio_Ctrl_Stat = 0x2A,
  43. AC97_PCM_Front_DAC_Rate = 0x2C,
  44. AC97_PCM_Surround_DAC_Rate = 0x2E,
  45. AC97_PCM_LFE_DAC_Rate = 0x30,
  46. AC97_PCM_LR_ADC_Rate = 0x32,
  47. AC97_MIC_ADC_Rate = 0x34,
  48. AC97_6Ch_Vol_C_LFE_Mute = 0x36,
  49. AC97_6Ch_Vol_L_R_Surround_Mute = 0x38,
  50. AC97_Vendor_Reserved = 0x58,
  51. AC97_Vendor_ID1 = 0x7c,
  52. AC97_Vendor_ID2 = 0x7e
  53. };
  54. #define SOFT_VOLUME
  55. #define SR_FIFOE 16 /* rwc */
  56. #define SR_BCIS 8 /* rwc */
  57. #define SR_LVBCI 4 /* rwc */
  58. #define SR_CELV 2 /* ro */
  59. #define SR_DCH 1 /* ro */
  60. #define SR_VALID_MASK ((1 << 5) - 1)
  61. #define SR_WCLEAR_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
  62. #define SR_RO_MASK (SR_DCH | SR_CELV)
  63. #define SR_INT_MASK (SR_FIFOE | SR_BCIS | SR_LVBCI)
  64. #define CR_IOCE 16 /* rw */
  65. #define CR_FEIE 8 /* rw */
  66. #define CR_LVBIE 4 /* rw */
  67. #define CR_RR 2 /* rw */
  68. #define CR_RPBM 1 /* rw */
  69. #define CR_VALID_MASK ((1 << 5) - 1)
  70. #define CR_DONT_CLEAR_MASK (CR_IOCE | CR_FEIE | CR_LVBIE)
  71. #define GC_WR 4 /* rw */
  72. #define GC_CR 2 /* rw */
  73. #define GC_VALID_MASK ((1 << 6) - 1)
  74. #define GS_MD3 (1<<17) /* rw */
  75. #define GS_AD3 (1<<16) /* rw */
  76. #define GS_RCS (1<<15) /* rwc */
  77. #define GS_B3S12 (1<<14) /* ro */
  78. #define GS_B2S12 (1<<13) /* ro */
  79. #define GS_B1S12 (1<<12) /* ro */
  80. #define GS_S1R1 (1<<11) /* rwc */
  81. #define GS_S0R1 (1<<10) /* rwc */
  82. #define GS_S1CR (1<<9) /* ro */
  83. #define GS_S0CR (1<<8) /* ro */
  84. #define GS_MINT (1<<7) /* ro */
  85. #define GS_POINT (1<<6) /* ro */
  86. #define GS_PIINT (1<<5) /* ro */
  87. #define GS_RSRVD ((1<<4)|(1<<3))
  88. #define GS_MOINT (1<<2) /* ro */
  89. #define GS_MIINT (1<<1) /* ro */
  90. #define GS_GSCI 1 /* rwc */
  91. #define GS_RO_MASK (GS_B3S12| \
  92. GS_B2S12| \
  93. GS_B1S12| \
  94. GS_S1CR| \
  95. GS_S0CR| \
  96. GS_MINT| \
  97. GS_POINT| \
  98. GS_PIINT| \
  99. GS_RSRVD| \
  100. GS_MOINT| \
  101. GS_MIINT)
  102. #define GS_VALID_MASK ((1 << 18) - 1)
  103. #define GS_WCLEAR_MASK (GS_RCS|GS_S1R1|GS_S0R1|GS_GSCI)
  104. #define BD_IOC (1<<31)
  105. #define BD_BUP (1<<30)
  106. #define EACS_VRA 1
  107. #define EACS_VRM 8
  108. #define VOL_MASK 0x1f
  109. #define MUTE_SHIFT 15
  110. #define REC_MASK 7
  111. enum {
  112. REC_MIC = 0,
  113. REC_CD,
  114. REC_VIDEO,
  115. REC_AUX,
  116. REC_LINE_IN,
  117. REC_STEREO_MIX,
  118. REC_MONO_MIX,
  119. REC_PHONE
  120. };
  121. typedef struct BD {
  122. uint32_t addr;
  123. uint32_t ctl_len;
  124. } BD;
  125. typedef struct AC97BusMasterRegs {
  126. uint32_t bdbar; /* rw 0 */
  127. uint8_t civ; /* ro 0 */
  128. uint8_t lvi; /* rw 0 */
  129. uint16_t sr; /* rw 1 */
  130. uint16_t picb; /* ro 0 */
  131. uint8_t piv; /* ro 0 */
  132. uint8_t cr; /* rw 0 */
  133. unsigned int bd_valid;
  134. BD bd;
  135. } AC97BusMasterRegs;
  136. typedef struct AC97LinkState {
  137. PCIDevice *pci_dev;
  138. QEMUSoundCard card;
  139. uint32_t glob_cnt;
  140. uint32_t glob_sta;
  141. uint32_t cas;
  142. uint32_t last_samp;
  143. AC97BusMasterRegs bm_regs[3];
  144. uint8_t mixer_data[256];
  145. SWVoiceIn *voice_pi;
  146. SWVoiceOut *voice_po;
  147. SWVoiceIn *voice_mc;
  148. int invalid_freq[3];
  149. uint8_t silence[128];
  150. uint32_t base[2];
  151. int bup_flag;
  152. } AC97LinkState;
  153. enum {
  154. BUP_SET = 1,
  155. BUP_LAST = 2
  156. };
  157. #ifdef DEBUG_AC97
  158. #define dolog(...) AUD_log ("ac97", __VA_ARGS__)
  159. #else
  160. #define dolog(...)
  161. #endif
  162. typedef struct PCIAC97LinkState {
  163. PCIDevice dev;
  164. AC97LinkState ac97;
  165. } PCIAC97LinkState;
  166. #define MKREGS(prefix, start) \
  167. enum { \
  168. prefix ## _BDBAR = start, \
  169. prefix ## _CIV = start + 4, \
  170. prefix ## _LVI = start + 5, \
  171. prefix ## _SR = start + 6, \
  172. prefix ## _PICB = start + 8, \
  173. prefix ## _PIV = start + 10, \
  174. prefix ## _CR = start + 11 \
  175. }
  176. enum {
  177. PI_INDEX = 0,
  178. PO_INDEX,
  179. MC_INDEX,
  180. LAST_INDEX
  181. };
  182. MKREGS (PI, PI_INDEX * 16);
  183. MKREGS (PO, PO_INDEX * 16);
  184. MKREGS (MC, MC_INDEX * 16);
  185. enum {
  186. GLOB_CNT = 0x2c,
  187. GLOB_STA = 0x30,
  188. CAS = 0x34
  189. };
  190. #define GET_BM(index) (((index) >> 4) & 3)
  191. static void po_callback (void *opaque, int free);
  192. static void pi_callback (void *opaque, int avail);
  193. static void mc_callback (void *opaque, int avail);
  194. static void warm_reset (AC97LinkState *s)
  195. {
  196. (void) s;
  197. }
  198. static void cold_reset (AC97LinkState * s)
  199. {
  200. (void) s;
  201. }
  202. static void fetch_bd (AC97LinkState *s, AC97BusMasterRegs *r)
  203. {
  204. uint8_t b[8];
  205. cpu_physical_memory_read (r->bdbar + r->civ * 8, b, 8);
  206. r->bd_valid = 1;
  207. r->bd.addr = le32_to_cpu (*(uint32_t *) &b[0]) & ~3;
  208. r->bd.ctl_len = le32_to_cpu (*(uint32_t *) &b[4]);
  209. r->picb = r->bd.ctl_len & 0xffff;
  210. dolog ("bd %2d addr=%#x ctl=%#06x len=%#x(%d bytes)\n",
  211. r->civ, r->bd.addr, r->bd.ctl_len >> 16,
  212. r->bd.ctl_len & 0xffff,
  213. (r->bd.ctl_len & 0xffff) << 1);
  214. }
  215. static void update_sr (AC97LinkState *s, AC97BusMasterRegs *r, uint32_t new_sr)
  216. {
  217. int event = 0;
  218. int level = 0;
  219. uint32_t new_mask = new_sr & SR_INT_MASK;
  220. uint32_t old_mask = r->sr & SR_INT_MASK;
  221. uint32_t masks[] = {GS_PIINT, GS_POINT, GS_MINT};
  222. if (new_mask ^ old_mask) {
  223. /** @todo is IRQ deasserted when only one of status bits is cleared? */
  224. if (!new_mask) {
  225. event = 1;
  226. level = 0;
  227. }
  228. else {
  229. if ((new_mask & SR_LVBCI) && (r->cr & CR_LVBIE)) {
  230. event = 1;
  231. level = 1;
  232. }
  233. if ((new_mask & SR_BCIS) && (r->cr & CR_IOCE)) {
  234. event = 1;
  235. level = 1;
  236. }
  237. }
  238. }
  239. r->sr = new_sr;
  240. dolog ("IOC%d LVB%d sr=%#x event=%d level=%d\n",
  241. r->sr & SR_BCIS, r->sr & SR_LVBCI,
  242. r->sr,
  243. event, level);
  244. if (!event)
  245. return;
  246. if (level) {
  247. s->glob_sta |= masks[r - s->bm_regs];
  248. dolog ("set irq level=1\n");
  249. qemu_set_irq(s->pci_dev->irq[0], 1);
  250. }
  251. else {
  252. s->glob_sta &= ~masks[r - s->bm_regs];
  253. dolog ("set irq level=0\n");
  254. qemu_set_irq(s->pci_dev->irq[0], 0);
  255. }
  256. }
  257. static void voice_set_active (AC97LinkState *s, int bm_index, int on)
  258. {
  259. switch (bm_index) {
  260. case PI_INDEX:
  261. AUD_set_active_in (s->voice_pi, on);
  262. break;
  263. case PO_INDEX:
  264. AUD_set_active_out (s->voice_po, on);
  265. break;
  266. case MC_INDEX:
  267. AUD_set_active_in (s->voice_mc, on);
  268. break;
  269. default:
  270. AUD_log ("ac97", "invalid bm_index(%d) in voice_set_active", bm_index);
  271. break;
  272. }
  273. }
  274. static void reset_bm_regs (AC97LinkState *s, AC97BusMasterRegs *r)
  275. {
  276. dolog ("reset_bm_regs\n");
  277. r->bdbar = 0;
  278. r->civ = 0;
  279. r->lvi = 0;
  280. /** todo do we need to do that? */
  281. update_sr (s, r, SR_DCH);
  282. r->picb = 0;
  283. r->piv = 0;
  284. r->cr = r->cr & CR_DONT_CLEAR_MASK;
  285. r->bd_valid = 0;
  286. voice_set_active (s, r - s->bm_regs, 0);
  287. memset (s->silence, 0, sizeof (s->silence));
  288. }
  289. static void mixer_store (AC97LinkState *s, uint32_t i, uint16_t v)
  290. {
  291. if (i + 2 > sizeof (s->mixer_data)) {
  292. dolog ("mixer_store: index %d out of bounds %d\n",
  293. i, sizeof (s->mixer_data));
  294. return;
  295. }
  296. s->mixer_data[i + 0] = v & 0xff;
  297. s->mixer_data[i + 1] = v >> 8;
  298. }
  299. static uint16_t mixer_load (AC97LinkState *s, uint32_t i)
  300. {
  301. uint16_t val = 0xffff;
  302. if (i + 2 > sizeof (s->mixer_data)) {
  303. dolog ("mixer_store: index %d out of bounds %d\n",
  304. i, sizeof (s->mixer_data));
  305. }
  306. else {
  307. val = s->mixer_data[i + 0] | (s->mixer_data[i + 1] << 8);
  308. }
  309. return val;
  310. }
  311. static void open_voice (AC97LinkState *s, int index, int freq)
  312. {
  313. struct audsettings as;
  314. as.freq = freq;
  315. as.nchannels = 2;
  316. as.fmt = AUD_FMT_S16;
  317. as.endianness = 0;
  318. if (freq > 0) {
  319. s->invalid_freq[index] = 0;
  320. switch (index) {
  321. case PI_INDEX:
  322. s->voice_pi = AUD_open_in (
  323. &s->card,
  324. s->voice_pi,
  325. "ac97.pi",
  326. s,
  327. pi_callback,
  328. &as
  329. );
  330. break;
  331. case PO_INDEX:
  332. s->voice_po = AUD_open_out (
  333. &s->card,
  334. s->voice_po,
  335. "ac97.po",
  336. s,
  337. po_callback,
  338. &as
  339. );
  340. break;
  341. case MC_INDEX:
  342. s->voice_mc = AUD_open_in (
  343. &s->card,
  344. s->voice_mc,
  345. "ac97.mc",
  346. s,
  347. mc_callback,
  348. &as
  349. );
  350. break;
  351. }
  352. }
  353. else {
  354. s->invalid_freq[index] = freq;
  355. switch (index) {
  356. case PI_INDEX:
  357. AUD_close_in (&s->card, s->voice_pi);
  358. s->voice_pi = NULL;
  359. break;
  360. case PO_INDEX:
  361. AUD_close_out (&s->card, s->voice_po);
  362. s->voice_po = NULL;
  363. break;
  364. case MC_INDEX:
  365. AUD_close_in (&s->card, s->voice_mc);
  366. s->voice_mc = NULL;
  367. break;
  368. }
  369. }
  370. }
  371. static void reset_voices (AC97LinkState *s, uint8_t active[LAST_INDEX])
  372. {
  373. uint16_t freq;
  374. freq = mixer_load (s, AC97_PCM_LR_ADC_Rate);
  375. open_voice (s, PI_INDEX, freq);
  376. AUD_set_active_in (s->voice_pi, active[PI_INDEX]);
  377. freq = mixer_load (s, AC97_PCM_Front_DAC_Rate);
  378. open_voice (s, PO_INDEX, freq);
  379. AUD_set_active_out (s->voice_po, active[PO_INDEX]);
  380. freq = mixer_load (s, AC97_MIC_ADC_Rate);
  381. open_voice (s, MC_INDEX, freq);
  382. AUD_set_active_in (s->voice_mc, active[MC_INDEX]);
  383. }
  384. #ifdef USE_MIXER
  385. static void set_volume (AC97LinkState *s, int index,
  386. audmixerctl_t mt, uint32_t val)
  387. {
  388. int mute = (val >> MUTE_SHIFT) & 1;
  389. uint8_t rvol = VOL_MASK - (val & VOL_MASK);
  390. uint8_t lvol = VOL_MASK - ((val >> 8) & VOL_MASK);
  391. rvol = 255 * rvol / VOL_MASK;
  392. lvol = 255 * lvol / VOL_MASK;
  393. #ifdef SOFT_VOLUME
  394. if (index == AC97_Master_Volume_Mute) {
  395. AUD_set_volume_out (s->voice_po, mute, lvol, rvol);
  396. }
  397. else {
  398. AUD_set_volume (mt, &mute, &lvol, &rvol);
  399. }
  400. #else
  401. AUD_set_volume (mt, &mute, &lvol, &rvol);
  402. #endif
  403. rvol = VOL_MASK - ((VOL_MASK * rvol) / 255);
  404. lvol = VOL_MASK - ((VOL_MASK * lvol) / 255);
  405. mixer_store (s, index, val);
  406. }
  407. static audrecsource_t ac97_to_aud_record_source (uint8_t i)
  408. {
  409. switch (i) {
  410. case REC_MIC:
  411. return AUD_REC_MIC;
  412. case REC_CD:
  413. return AUD_REC_CD;
  414. case REC_VIDEO:
  415. return AUD_REC_VIDEO;
  416. case REC_AUX:
  417. return AUD_REC_AUX;
  418. case REC_LINE_IN:
  419. return AUD_REC_LINE_IN;
  420. case REC_PHONE:
  421. return AUD_REC_PHONE;
  422. default:
  423. dolog ("Unknown record source %d, using MIC\n", i);
  424. return AUD_REC_MIC;
  425. }
  426. }
  427. static uint8_t aud_to_ac97_record_source (audrecsource_t rs)
  428. {
  429. switch (rs) {
  430. case AUD_REC_MIC:
  431. return REC_MIC;
  432. case AUD_REC_CD:
  433. return REC_CD;
  434. case AUD_REC_VIDEO:
  435. return REC_VIDEO;
  436. case AUD_REC_AUX:
  437. return REC_AUX;
  438. case AUD_REC_LINE_IN:
  439. return REC_LINE_IN;
  440. case AUD_REC_PHONE:
  441. return REC_PHONE;
  442. default:
  443. dolog ("Unknown audio recording source %d using MIC\n", rs);
  444. return REC_MIC;
  445. }
  446. }
  447. static void record_select (AC97LinkState *s, uint32_t val)
  448. {
  449. uint8_t rs = val & REC_MASK;
  450. uint8_t ls = (val >> 8) & REC_MASK;
  451. audrecsource_t ars = ac97_to_aud_record_source (rs);
  452. audrecsource_t als = ac97_to_aud_record_source (ls);
  453. AUD_set_record_source (&als, &ars);
  454. rs = aud_to_ac97_record_source (ars);
  455. ls = aud_to_ac97_record_source (als);
  456. mixer_store (s, AC97_Record_Select, rs | (ls << 8));
  457. }
  458. #endif
  459. static void mixer_reset (AC97LinkState *s)
  460. {
  461. uint8_t active[LAST_INDEX];
  462. dolog ("mixer_reset\n");
  463. memset (s->mixer_data, 0, sizeof (s->mixer_data));
  464. memset (active, 0, sizeof (active));
  465. mixer_store (s, AC97_Reset , 0x0000); /* 6940 */
  466. mixer_store (s, AC97_Master_Volume_Mono_Mute , 0x8000);
  467. mixer_store (s, AC97_PC_BEEP_Volume_Mute , 0x0000);
  468. mixer_store (s, AC97_Phone_Volume_Mute , 0x8008);
  469. mixer_store (s, AC97_Mic_Volume_Mute , 0x8008);
  470. mixer_store (s, AC97_CD_Volume_Mute , 0x8808);
  471. mixer_store (s, AC97_Aux_Volume_Mute , 0x8808);
  472. mixer_store (s, AC97_Record_Gain_Mic_Mute , 0x8000);
  473. mixer_store (s, AC97_General_Purpose , 0x0000);
  474. mixer_store (s, AC97_3D_Control , 0x0000);
  475. mixer_store (s, AC97_Powerdown_Ctrl_Stat , 0x000f);
  476. /*
  477. * Sigmatel 9700 (STAC9700)
  478. */
  479. mixer_store (s, AC97_Vendor_ID1 , 0x8384);
  480. mixer_store (s, AC97_Vendor_ID2 , 0x7600); /* 7608 */
  481. mixer_store (s, AC97_Extended_Audio_ID , 0x0809);
  482. mixer_store (s, AC97_Extended_Audio_Ctrl_Stat, 0x0009);
  483. mixer_store (s, AC97_PCM_Front_DAC_Rate , 0xbb80);
  484. mixer_store (s, AC97_PCM_Surround_DAC_Rate , 0xbb80);
  485. mixer_store (s, AC97_PCM_LFE_DAC_Rate , 0xbb80);
  486. mixer_store (s, AC97_PCM_LR_ADC_Rate , 0xbb80);
  487. mixer_store (s, AC97_MIC_ADC_Rate , 0xbb80);
  488. #ifdef USE_MIXER
  489. record_select (s, 0);
  490. set_volume (s, AC97_Master_Volume_Mute, AUD_MIXER_VOLUME , 0x8000);
  491. set_volume (s, AC97_PCM_Out_Volume_Mute, AUD_MIXER_PCM , 0x8808);
  492. set_volume (s, AC97_Line_In_Volume_Mute, AUD_MIXER_LINE_IN, 0x8808);
  493. #endif
  494. reset_voices (s, active);
  495. }
  496. /**
  497. * Native audio mixer
  498. * I/O Reads
  499. */
  500. static uint32_t nam_readb (void *opaque, uint32_t addr)
  501. {
  502. PCIAC97LinkState *d = opaque;
  503. AC97LinkState *s = &d->ac97;
  504. dolog ("U nam readb %#x\n", addr);
  505. s->cas = 0;
  506. return ~0U;
  507. }
  508. static uint32_t nam_readw (void *opaque, uint32_t addr)
  509. {
  510. PCIAC97LinkState *d = opaque;
  511. AC97LinkState *s = &d->ac97;
  512. uint32_t val = ~0U;
  513. uint32_t index = addr - s->base[0];
  514. s->cas = 0;
  515. val = mixer_load (s, index);
  516. return val;
  517. }
  518. static uint32_t nam_readl (void *opaque, uint32_t addr)
  519. {
  520. PCIAC97LinkState *d = opaque;
  521. AC97LinkState *s = &d->ac97;
  522. dolog ("U nam readl %#x\n", addr);
  523. s->cas = 0;
  524. return ~0U;
  525. }
  526. /**
  527. * Native audio mixer
  528. * I/O Writes
  529. */
  530. static void nam_writeb (void *opaque, uint32_t addr, uint32_t val)
  531. {
  532. PCIAC97LinkState *d = opaque;
  533. AC97LinkState *s = &d->ac97;
  534. dolog ("U nam writeb %#x <- %#x\n", addr, val);
  535. s->cas = 0;
  536. }
  537. static void nam_writew (void *opaque, uint32_t addr, uint32_t val)
  538. {
  539. PCIAC97LinkState *d = opaque;
  540. AC97LinkState *s = &d->ac97;
  541. uint32_t index = addr - s->base[0];
  542. s->cas = 0;
  543. switch (index) {
  544. case AC97_Reset:
  545. mixer_reset (s);
  546. break;
  547. case AC97_Powerdown_Ctrl_Stat:
  548. val &= ~0xf;
  549. val |= mixer_load (s, index) & 0xf;
  550. mixer_store (s, index, val);
  551. break;
  552. #ifdef USE_MIXER
  553. case AC97_Master_Volume_Mute:
  554. set_volume (s, index, AUD_MIXER_VOLUME, val);
  555. break;
  556. case AC97_PCM_Out_Volume_Mute:
  557. set_volume (s, index, AUD_MIXER_PCM, val);
  558. break;
  559. case AC97_Line_In_Volume_Mute:
  560. set_volume (s, index, AUD_MIXER_LINE_IN, val);
  561. break;
  562. case AC97_Record_Select:
  563. record_select (s, val);
  564. break;
  565. #endif
  566. case AC97_Vendor_ID1:
  567. case AC97_Vendor_ID2:
  568. dolog ("Attempt to write vendor ID to %#x\n", val);
  569. break;
  570. case AC97_Extended_Audio_ID:
  571. dolog ("Attempt to write extended audio ID to %#x\n", val);
  572. break;
  573. case AC97_Extended_Audio_Ctrl_Stat:
  574. if (!(val & EACS_VRA)) {
  575. mixer_store (s, AC97_PCM_Front_DAC_Rate, 0xbb80);
  576. mixer_store (s, AC97_PCM_LR_ADC_Rate, 0xbb80);
  577. open_voice (s, PI_INDEX, 48000);
  578. open_voice (s, PO_INDEX, 48000);
  579. }
  580. if (!(val & EACS_VRM)) {
  581. mixer_store (s, AC97_MIC_ADC_Rate, 0xbb80);
  582. open_voice (s, MC_INDEX, 48000);
  583. }
  584. dolog ("Setting extended audio control to %#x\n", val);
  585. mixer_store (s, AC97_Extended_Audio_Ctrl_Stat, val);
  586. break;
  587. case AC97_PCM_Front_DAC_Rate:
  588. if (mixer_load (s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
  589. mixer_store (s, index, val);
  590. dolog ("Set front DAC rate to %d\n", val);
  591. open_voice (s, PO_INDEX, val);
  592. }
  593. else {
  594. dolog ("Attempt to set front DAC rate to %d, "
  595. "but VRA is not set\n",
  596. val);
  597. }
  598. break;
  599. case AC97_MIC_ADC_Rate:
  600. if (mixer_load (s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRM) {
  601. mixer_store (s, index, val);
  602. dolog ("Set MIC ADC rate to %d\n", val);
  603. open_voice (s, MC_INDEX, val);
  604. }
  605. else {
  606. dolog ("Attempt to set MIC ADC rate to %d, "
  607. "but VRM is not set\n",
  608. val);
  609. }
  610. break;
  611. case AC97_PCM_LR_ADC_Rate:
  612. if (mixer_load (s, AC97_Extended_Audio_Ctrl_Stat) & EACS_VRA) {
  613. mixer_store (s, index, val);
  614. dolog ("Set front LR ADC rate to %d\n", val);
  615. open_voice (s, PI_INDEX, val);
  616. }
  617. else {
  618. dolog ("Attempt to set LR ADC rate to %d, but VRA is not set\n",
  619. val);
  620. }
  621. break;
  622. default:
  623. dolog ("U nam writew %#x <- %#x\n", addr, val);
  624. mixer_store (s, index, val);
  625. break;
  626. }
  627. }
  628. static void nam_writel (void *opaque, uint32_t addr, uint32_t val)
  629. {
  630. PCIAC97LinkState *d = opaque;
  631. AC97LinkState *s = &d->ac97;
  632. dolog ("U nam writel %#x <- %#x\n", addr, val);
  633. s->cas = 0;
  634. }
  635. /**
  636. * Native audio bus master
  637. * I/O Reads
  638. */
  639. static uint32_t nabm_readb (void *opaque, uint32_t addr)
  640. {
  641. PCIAC97LinkState *d = opaque;
  642. AC97LinkState *s = &d->ac97;
  643. AC97BusMasterRegs *r = NULL;
  644. uint32_t index = addr - s->base[1];
  645. uint32_t val = ~0U;
  646. switch (index) {
  647. case CAS:
  648. dolog ("CAS %d\n", s->cas);
  649. val = s->cas;
  650. s->cas = 1;
  651. break;
  652. case PI_CIV:
  653. case PO_CIV:
  654. case MC_CIV:
  655. r = &s->bm_regs[GET_BM (index)];
  656. val = r->civ;
  657. dolog ("CIV[%d] -> %#x\n", GET_BM (index), val);
  658. break;
  659. case PI_LVI:
  660. case PO_LVI:
  661. case MC_LVI:
  662. r = &s->bm_regs[GET_BM (index)];
  663. val = r->lvi;
  664. dolog ("LVI[%d] -> %#x\n", GET_BM (index), val);
  665. break;
  666. case PI_PIV:
  667. case PO_PIV:
  668. case MC_PIV:
  669. r = &s->bm_regs[GET_BM (index)];
  670. val = r->piv;
  671. dolog ("PIV[%d] -> %#x\n", GET_BM (index), val);
  672. break;
  673. case PI_CR:
  674. case PO_CR:
  675. case MC_CR:
  676. r = &s->bm_regs[GET_BM (index)];
  677. val = r->cr;
  678. dolog ("CR[%d] -> %#x\n", GET_BM (index), val);
  679. break;
  680. case PI_SR:
  681. case PO_SR:
  682. case MC_SR:
  683. r = &s->bm_regs[GET_BM (index)];
  684. val = r->sr & 0xff;
  685. dolog ("SRb[%d] -> %#x\n", GET_BM (index), val);
  686. break;
  687. default:
  688. dolog ("U nabm readb %#x -> %#x\n", addr, val);
  689. break;
  690. }
  691. return val;
  692. }
  693. static uint32_t nabm_readw (void *opaque, uint32_t addr)
  694. {
  695. PCIAC97LinkState *d = opaque;
  696. AC97LinkState *s = &d->ac97;
  697. AC97BusMasterRegs *r = NULL;
  698. uint32_t index = addr - s->base[1];
  699. uint32_t val = ~0U;
  700. switch (index) {
  701. case PI_SR:
  702. case PO_SR:
  703. case MC_SR:
  704. r = &s->bm_regs[GET_BM (index)];
  705. val = r->sr;
  706. dolog ("SR[%d] -> %#x\n", GET_BM (index), val);
  707. break;
  708. case PI_PICB:
  709. case PO_PICB:
  710. case MC_PICB:
  711. r = &s->bm_regs[GET_BM (index)];
  712. val = r->picb;
  713. dolog ("PICB[%d] -> %#x\n", GET_BM (index), val);
  714. break;
  715. default:
  716. dolog ("U nabm readw %#x -> %#x\n", addr, val);
  717. break;
  718. }
  719. return val;
  720. }
  721. static uint32_t nabm_readl (void *opaque, uint32_t addr)
  722. {
  723. PCIAC97LinkState *d = opaque;
  724. AC97LinkState *s = &d->ac97;
  725. AC97BusMasterRegs *r = NULL;
  726. uint32_t index = addr - s->base[1];
  727. uint32_t val = ~0U;
  728. switch (index) {
  729. case PI_BDBAR:
  730. case PO_BDBAR:
  731. case MC_BDBAR:
  732. r = &s->bm_regs[GET_BM (index)];
  733. val = r->bdbar;
  734. dolog ("BMADDR[%d] -> %#x\n", GET_BM (index), val);
  735. break;
  736. case PI_CIV:
  737. case PO_CIV:
  738. case MC_CIV:
  739. r = &s->bm_regs[GET_BM (index)];
  740. val = r->civ | (r->lvi << 8) | (r->sr << 16);
  741. dolog ("CIV LVI SR[%d] -> %#x, %#x, %#x\n", GET_BM (index),
  742. r->civ, r->lvi, r->sr);
  743. break;
  744. case PI_PICB:
  745. case PO_PICB:
  746. case MC_PICB:
  747. r = &s->bm_regs[GET_BM (index)];
  748. val = r->picb | (r->piv << 16) | (r->cr << 24);
  749. dolog ("PICB PIV CR[%d] -> %#x %#x %#x %#x\n", GET_BM (index),
  750. val, r->picb, r->piv, r->cr);
  751. break;
  752. case GLOB_CNT:
  753. val = s->glob_cnt;
  754. dolog ("glob_cnt -> %#x\n", val);
  755. break;
  756. case GLOB_STA:
  757. val = s->glob_sta | GS_S0CR;
  758. dolog ("glob_sta -> %#x\n", val);
  759. break;
  760. default:
  761. dolog ("U nabm readl %#x -> %#x\n", addr, val);
  762. break;
  763. }
  764. return val;
  765. }
  766. /**
  767. * Native audio bus master
  768. * I/O Writes
  769. */
  770. static void nabm_writeb (void *opaque, uint32_t addr, uint32_t val)
  771. {
  772. PCIAC97LinkState *d = opaque;
  773. AC97LinkState *s = &d->ac97;
  774. AC97BusMasterRegs *r = NULL;
  775. uint32_t index = addr - s->base[1];
  776. switch (index) {
  777. case PI_LVI:
  778. case PO_LVI:
  779. case MC_LVI:
  780. r = &s->bm_regs[GET_BM (index)];
  781. if ((r->cr & CR_RPBM) && (r->sr & SR_DCH)) {
  782. r->sr &= ~(SR_DCH | SR_CELV);
  783. r->civ = r->piv;
  784. r->piv = (r->piv + 1) % 32;
  785. fetch_bd (s, r);
  786. }
  787. r->lvi = val % 32;
  788. dolog ("LVI[%d] <- %#x\n", GET_BM (index), val);
  789. break;
  790. case PI_CR:
  791. case PO_CR:
  792. case MC_CR:
  793. r = &s->bm_regs[GET_BM (index)];
  794. if (val & CR_RR) {
  795. reset_bm_regs (s, r);
  796. }
  797. else {
  798. r->cr = val & CR_VALID_MASK;
  799. if (!(r->cr & CR_RPBM)) {
  800. voice_set_active (s, r - s->bm_regs, 0);
  801. r->sr |= SR_DCH;
  802. }
  803. else {
  804. r->civ = r->piv;
  805. r->piv = (r->piv + 1) % 32;
  806. fetch_bd (s, r);
  807. r->sr &= ~SR_DCH;
  808. voice_set_active (s, r - s->bm_regs, 1);
  809. }
  810. }
  811. dolog ("CR[%d] <- %#x (cr %#x)\n", GET_BM (index), val, r->cr);
  812. break;
  813. case PI_SR:
  814. case PO_SR:
  815. case MC_SR:
  816. r = &s->bm_regs[GET_BM (index)];
  817. r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
  818. update_sr (s, r, r->sr & ~(val & SR_WCLEAR_MASK));
  819. dolog ("SR[%d] <- %#x (sr %#x)\n", GET_BM (index), val, r->sr);
  820. break;
  821. default:
  822. dolog ("U nabm writeb %#x <- %#x\n", addr, val);
  823. break;
  824. }
  825. }
  826. static void nabm_writew (void *opaque, uint32_t addr, uint32_t val)
  827. {
  828. PCIAC97LinkState *d = opaque;
  829. AC97LinkState *s = &d->ac97;
  830. AC97BusMasterRegs *r = NULL;
  831. uint32_t index = addr - s->base[1];
  832. switch (index) {
  833. case PI_SR:
  834. case PO_SR:
  835. case MC_SR:
  836. r = &s->bm_regs[GET_BM (index)];
  837. r->sr |= val & ~(SR_RO_MASK | SR_WCLEAR_MASK);
  838. update_sr (s, r, r->sr & ~(val & SR_WCLEAR_MASK));
  839. dolog ("SR[%d] <- %#x (sr %#x)\n", GET_BM (index), val, r->sr);
  840. break;
  841. default:
  842. dolog ("U nabm writew %#x <- %#x\n", addr, val);
  843. break;
  844. }
  845. }
  846. static void nabm_writel (void *opaque, uint32_t addr, uint32_t val)
  847. {
  848. PCIAC97LinkState *d = opaque;
  849. AC97LinkState *s = &d->ac97;
  850. AC97BusMasterRegs *r = NULL;
  851. uint32_t index = addr - s->base[1];
  852. switch (index) {
  853. case PI_BDBAR:
  854. case PO_BDBAR:
  855. case MC_BDBAR:
  856. r = &s->bm_regs[GET_BM (index)];
  857. r->bdbar = val & ~3;
  858. dolog ("BDBAR[%d] <- %#x (bdbar %#x)\n",
  859. GET_BM (index), val, r->bdbar);
  860. break;
  861. case GLOB_CNT:
  862. if (val & GC_WR)
  863. warm_reset (s);
  864. if (val & GC_CR)
  865. cold_reset (s);
  866. if (!(val & (GC_WR | GC_CR)))
  867. s->glob_cnt = val & GC_VALID_MASK;
  868. dolog ("glob_cnt <- %#x (glob_cnt %#x)\n", val, s->glob_cnt);
  869. break;
  870. case GLOB_STA:
  871. s->glob_sta &= ~(val & GS_WCLEAR_MASK);
  872. s->glob_sta |= (val & ~(GS_WCLEAR_MASK | GS_RO_MASK)) & GS_VALID_MASK;
  873. dolog ("glob_sta <- %#x (glob_sta %#x)\n", val, s->glob_sta);
  874. break;
  875. default:
  876. dolog ("U nabm writel %#x <- %#x\n", addr, val);
  877. break;
  878. }
  879. }
  880. static int write_audio (AC97LinkState *s, AC97BusMasterRegs *r,
  881. int max, int *stop)
  882. {
  883. uint8_t tmpbuf[4096];
  884. uint32_t addr = r->bd.addr;
  885. uint32_t temp = r->picb << 1;
  886. uint32_t written = 0;
  887. int to_copy = 0;
  888. temp = audio_MIN (temp, max);
  889. if (!temp) {
  890. *stop = 1;
  891. return 0;
  892. }
  893. while (temp) {
  894. int copied;
  895. to_copy = audio_MIN (temp, sizeof (tmpbuf));
  896. cpu_physical_memory_read (addr, tmpbuf, to_copy);
  897. copied = AUD_write (s->voice_po, tmpbuf, to_copy);
  898. dolog ("write_audio max=%x to_copy=%x copied=%x\n",
  899. max, to_copy, copied);
  900. if (!copied) {
  901. *stop = 1;
  902. break;
  903. }
  904. temp -= copied;
  905. addr += copied;
  906. written += copied;
  907. }
  908. if (!temp) {
  909. if (to_copy < 4) {
  910. dolog ("whoops\n");
  911. s->last_samp = 0;
  912. }
  913. else {
  914. s->last_samp = *(uint32_t *) &tmpbuf[to_copy - 4];
  915. }
  916. }
  917. r->bd.addr = addr;
  918. return written;
  919. }
  920. static void write_bup (AC97LinkState *s, int elapsed)
  921. {
  922. int written = 0;
  923. dolog ("write_bup\n");
  924. if (!(s->bup_flag & BUP_SET)) {
  925. if (s->bup_flag & BUP_LAST) {
  926. int i;
  927. uint8_t *p = s->silence;
  928. for (i = 0; i < sizeof (s->silence) / 4; i++, p += 4) {
  929. *(uint32_t *) p = s->last_samp;
  930. }
  931. }
  932. else {
  933. memset (s->silence, 0, sizeof (s->silence));
  934. }
  935. s->bup_flag |= BUP_SET;
  936. }
  937. while (elapsed) {
  938. int temp = audio_MIN (elapsed, sizeof (s->silence));
  939. while (temp) {
  940. int copied = AUD_write (s->voice_po, s->silence, temp);
  941. if (!copied)
  942. return;
  943. temp -= copied;
  944. elapsed -= copied;
  945. written += copied;
  946. }
  947. }
  948. }
  949. static int read_audio (AC97LinkState *s, AC97BusMasterRegs *r,
  950. int max, int *stop)
  951. {
  952. uint8_t tmpbuf[4096];
  953. uint32_t addr = r->bd.addr;
  954. uint32_t temp = r->picb << 1;
  955. uint32_t nread = 0;
  956. int to_copy = 0;
  957. SWVoiceIn *voice = (r - s->bm_regs) == MC_INDEX ? s->voice_mc : s->voice_pi;
  958. temp = audio_MIN (temp, max);
  959. if (!temp) {
  960. *stop = 1;
  961. return 0;
  962. }
  963. while (temp) {
  964. int acquired;
  965. to_copy = audio_MIN (temp, sizeof (tmpbuf));
  966. acquired = AUD_read (voice, tmpbuf, to_copy);
  967. if (!acquired) {
  968. *stop = 1;
  969. break;
  970. }
  971. cpu_physical_memory_write (addr, tmpbuf, acquired);
  972. temp -= acquired;
  973. addr += acquired;
  974. nread += acquired;
  975. }
  976. r->bd.addr = addr;
  977. return nread;
  978. }
  979. static void transfer_audio (AC97LinkState *s, int index, int elapsed)
  980. {
  981. AC97BusMasterRegs *r = &s->bm_regs[index];
  982. int written = 0, stop = 0;
  983. if (s->invalid_freq[index]) {
  984. AUD_log ("ac97", "attempt to use voice %d with invalid frequency %d\n",
  985. index, s->invalid_freq[index]);
  986. return;
  987. }
  988. if (r->sr & SR_DCH) {
  989. if (r->cr & CR_RPBM) {
  990. switch (index) {
  991. case PO_INDEX:
  992. write_bup (s, elapsed);
  993. break;
  994. }
  995. }
  996. return;
  997. }
  998. while ((elapsed >> 1) && !stop) {
  999. int temp;
  1000. if (!r->bd_valid) {
  1001. dolog ("invalid bd\n");
  1002. fetch_bd (s, r);
  1003. }
  1004. if (!r->picb) {
  1005. dolog ("fresh bd %d is empty %#x %#x\n",
  1006. r->civ, r->bd.addr, r->bd.ctl_len);
  1007. if (r->civ == r->lvi) {
  1008. r->sr |= SR_DCH; /* CELV? */
  1009. s->bup_flag = 0;
  1010. break;
  1011. }
  1012. r->sr &= ~SR_CELV;
  1013. r->civ = r->piv;
  1014. r->piv = (r->piv + 1) % 32;
  1015. fetch_bd (s, r);
  1016. return;
  1017. }
  1018. switch (index) {
  1019. case PO_INDEX:
  1020. temp = write_audio (s, r, elapsed, &stop);
  1021. written += temp;
  1022. elapsed -= temp;
  1023. r->picb -= (temp >> 1);
  1024. break;
  1025. case PI_INDEX:
  1026. case MC_INDEX:
  1027. temp = read_audio (s, r, elapsed, &stop);
  1028. elapsed -= temp;
  1029. r->picb -= (temp >> 1);
  1030. break;
  1031. }
  1032. if (!r->picb) {
  1033. uint32_t new_sr = r->sr & ~SR_CELV;
  1034. if (r->bd.ctl_len & BD_IOC) {
  1035. new_sr |= SR_BCIS;
  1036. }
  1037. if (r->civ == r->lvi) {
  1038. dolog ("Underrun civ (%d) == lvi (%d)\n", r->civ, r->lvi);
  1039. new_sr |= SR_LVBCI | SR_DCH | SR_CELV;
  1040. stop = 1;
  1041. s->bup_flag = (r->bd.ctl_len & BD_BUP) ? BUP_LAST : 0;
  1042. }
  1043. else {
  1044. r->civ = r->piv;
  1045. r->piv = (r->piv + 1) % 32;
  1046. fetch_bd (s, r);
  1047. }
  1048. update_sr (s, r, new_sr);
  1049. }
  1050. }
  1051. }
  1052. static void pi_callback (void *opaque, int avail)
  1053. {
  1054. transfer_audio (opaque, PI_INDEX, avail);
  1055. }
  1056. static void mc_callback (void *opaque, int avail)
  1057. {
  1058. transfer_audio (opaque, MC_INDEX, avail);
  1059. }
  1060. static void po_callback (void *opaque, int free)
  1061. {
  1062. transfer_audio (opaque, PO_INDEX, free);
  1063. }
  1064. static void ac97_save (QEMUFile *f, void *opaque)
  1065. {
  1066. size_t i;
  1067. uint8_t active[LAST_INDEX];
  1068. AC97LinkState *s = opaque;
  1069. pci_device_save (s->pci_dev, f);
  1070. qemu_put_be32s (f, &s->glob_cnt);
  1071. qemu_put_be32s (f, &s->glob_sta);
  1072. qemu_put_be32s (f, &s->cas);
  1073. for (i = 0; i < ARRAY_SIZE (s->bm_regs); ++i) {
  1074. AC97BusMasterRegs *r = &s->bm_regs[i];
  1075. qemu_put_be32s (f, &r->bdbar);
  1076. qemu_put_8s (f, &r->civ);
  1077. qemu_put_8s (f, &r->lvi);
  1078. qemu_put_be16s (f, &r->sr);
  1079. qemu_put_be16s (f, &r->picb);
  1080. qemu_put_8s (f, &r->piv);
  1081. qemu_put_8s (f, &r->cr);
  1082. qemu_put_be32s (f, &r->bd_valid);
  1083. qemu_put_be32s (f, &r->bd.addr);
  1084. qemu_put_be32s (f, &r->bd.ctl_len);
  1085. }
  1086. qemu_put_buffer (f, s->mixer_data, sizeof (s->mixer_data));
  1087. active[PI_INDEX] = AUD_is_active_in (s->voice_pi) ? 1 : 0;
  1088. active[PO_INDEX] = AUD_is_active_out (s->voice_po) ? 1 : 0;
  1089. active[MC_INDEX] = AUD_is_active_in (s->voice_mc) ? 1 : 0;
  1090. qemu_put_buffer (f, active, sizeof (active));
  1091. }
  1092. static int ac97_load (QEMUFile *f, void *opaque, int version_id)
  1093. {
  1094. int ret;
  1095. size_t i;
  1096. uint8_t active[LAST_INDEX];
  1097. AC97LinkState *s = opaque;
  1098. if (version_id != 2)
  1099. return -EINVAL;
  1100. ret = pci_device_load (s->pci_dev, f);
  1101. if (ret)
  1102. return ret;
  1103. qemu_get_be32s (f, &s->glob_cnt);
  1104. qemu_get_be32s (f, &s->glob_sta);
  1105. qemu_get_be32s (f, &s->cas);
  1106. for (i = 0; i < ARRAY_SIZE (s->bm_regs); ++i) {
  1107. AC97BusMasterRegs *r = &s->bm_regs[i];
  1108. qemu_get_be32s (f, &r->bdbar);
  1109. qemu_get_8s (f, &r->civ);
  1110. qemu_get_8s (f, &r->lvi);
  1111. qemu_get_be16s (f, &r->sr);
  1112. qemu_get_be16s (f, &r->picb);
  1113. qemu_get_8s (f, &r->piv);
  1114. qemu_get_8s (f, &r->cr);
  1115. qemu_get_be32s (f, &r->bd_valid);
  1116. qemu_get_be32s (f, &r->bd.addr);
  1117. qemu_get_be32s (f, &r->bd.ctl_len);
  1118. }
  1119. qemu_get_buffer (f, s->mixer_data, sizeof (s->mixer_data));
  1120. qemu_get_buffer (f, active, sizeof (active));
  1121. #ifdef USE_MIXER
  1122. record_select (s, mixer_load (s, AC97_Record_Select));
  1123. #define V_(a, b) set_volume (s, a, b, mixer_load (s, a))
  1124. V_ (AC97_Master_Volume_Mute, AUD_MIXER_VOLUME);
  1125. V_ (AC97_PCM_Out_Volume_Mute, AUD_MIXER_PCM);
  1126. V_ (AC97_Line_In_Volume_Mute, AUD_MIXER_LINE_IN);
  1127. #undef V_
  1128. #endif
  1129. reset_voices (s, active);
  1130. s->bup_flag = 0;
  1131. s->last_samp = 0;
  1132. return 0;
  1133. }
  1134. static void ac97_map (PCIDevice *pci_dev, int region_num,
  1135. uint32_t addr, uint32_t size, int type)
  1136. {
  1137. PCIAC97LinkState *d = (PCIAC97LinkState *) pci_dev;
  1138. AC97LinkState *s = &d->ac97;
  1139. if (!region_num) {
  1140. s->base[0] = addr;
  1141. register_ioport_read (addr, 256 * 1, 1, nam_readb, d);
  1142. register_ioport_read (addr, 256 * 2, 2, nam_readw, d);
  1143. register_ioport_read (addr, 256 * 4, 4, nam_readl, d);
  1144. register_ioport_write (addr, 256 * 1, 1, nam_writeb, d);
  1145. register_ioport_write (addr, 256 * 2, 2, nam_writew, d);
  1146. register_ioport_write (addr, 256 * 4, 4, nam_writel, d);
  1147. }
  1148. else {
  1149. s->base[1] = addr;
  1150. register_ioport_read (addr, 64 * 1, 1, nabm_readb, d);
  1151. register_ioport_read (addr, 64 * 2, 2, nabm_readw, d);
  1152. register_ioport_read (addr, 64 * 4, 4, nabm_readl, d);
  1153. register_ioport_write (addr, 64 * 1, 1, nabm_writeb, d);
  1154. register_ioport_write (addr, 64 * 2, 2, nabm_writew, d);
  1155. register_ioport_write (addr, 64 * 4, 4, nabm_writel, d);
  1156. }
  1157. }
  1158. static void ac97_on_reset (void *opaque)
  1159. {
  1160. AC97LinkState *s = opaque;
  1161. reset_bm_regs (s, &s->bm_regs[0]);
  1162. reset_bm_regs (s, &s->bm_regs[1]);
  1163. reset_bm_regs (s, &s->bm_regs[2]);
  1164. /*
  1165. * Reset the mixer too. The Windows XP driver seems to rely on
  1166. * this. At least it wants to read the vendor id before it resets
  1167. * the codec manually.
  1168. */
  1169. mixer_reset (s);
  1170. }
  1171. int ac97_init (PCIBus *bus, AudioState *audio)
  1172. {
  1173. PCIAC97LinkState *d;
  1174. AC97LinkState *s;
  1175. uint8_t *c;
  1176. if (!bus) {
  1177. AUD_log ("ac97", "No PCI bus\n");
  1178. return -1;
  1179. }
  1180. if (!audio) {
  1181. AUD_log ("ac97", "No audio state\n");
  1182. return -1;
  1183. }
  1184. d = (PCIAC97LinkState *) pci_register_device (bus, "AC97",
  1185. sizeof (PCIAC97LinkState),
  1186. -1, NULL, NULL);
  1187. if (!d) {
  1188. AUD_log ("ac97", "Failed to register PCI device\n");
  1189. return -1;
  1190. }
  1191. s = &d->ac97;
  1192. s->pci_dev = &d->dev;
  1193. c = d->dev.config;
  1194. pci_config_set_vendor_id(c, PCI_VENDOR_ID_INTEL); /* ro */
  1195. pci_config_set_device_id(c, PCI_DEVICE_ID_INTEL_82801AA_5); /* ro */
  1196. c[0x04] = 0x00; /* pcicmd pci command rw, ro */
  1197. c[0x05] = 0x00;
  1198. c[0x06] = 0x80; /* pcists pci status rwc, ro */
  1199. c[0x07] = 0x02;
  1200. c[0x08] = 0x01; /* rid revision ro */
  1201. c[0x09] = 0x00; /* pi programming interface ro */
  1202. pci_config_set_class(c, PCI_CLASS_MULTIMEDIA_AUDIO); /* ro */
  1203. c[0x0e] = 0x00; /* headtyp header type ro */
  1204. c[0x10] = 0x01; /* nabmar native audio mixer base
  1205. address rw */
  1206. c[0x11] = 0x00;
  1207. c[0x12] = 0x00;
  1208. c[0x13] = 0x00;
  1209. c[0x14] = 0x01; /* nabmbar native audio bus mastering
  1210. base address rw */
  1211. c[0x15] = 0x00;
  1212. c[0x16] = 0x00;
  1213. c[0x17] = 0x00;
  1214. c[0x2c] = 0x86; /* svid subsystem vendor id rwo */
  1215. c[0x2d] = 0x80;
  1216. c[0x2e] = 0x00; /* sid subsystem id rwo */
  1217. c[0x2f] = 0x00;
  1218. c[0x3c] = 0x00; /* intr_ln interrupt line rw */
  1219. c[0x3d] = 0x01; /* intr_pn interrupt pin ro */
  1220. pci_register_io_region (&d->dev, 0, 256 * 4, PCI_ADDRESS_SPACE_IO, ac97_map);
  1221. pci_register_io_region (&d->dev, 1, 64 * 4, PCI_ADDRESS_SPACE_IO, ac97_map);
  1222. register_savevm ("ac97", 0, 2, ac97_save, ac97_load, s);
  1223. qemu_register_reset (ac97_on_reset, s);
  1224. AUD_register_card (audio, "ac97", &s->card);
  1225. ac97_on_reset (s);
  1226. return 0;
  1227. }