sdhci.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844
  1. /*
  2. * SD Association Host Standard Specification v2.0 controller emulation
  3. *
  4. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  5. * Mitsyanko Igor <i.mitsyanko@samsung.com>
  6. * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
  7. *
  8. * Based on MMC controller for Samsung S5PC1xx-based board emulation
  9. * by Alexey Merkulov and Vladimir Monakhov.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
  19. * See the GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, see <http://www.gnu.org/licenses/>.
  23. */
  24. #include "qemu/osdep.h"
  25. #include "qemu/units.h"
  26. #include "qemu/error-report.h"
  27. #include "qapi/error.h"
  28. #include "hw/irq.h"
  29. #include "hw/qdev-properties.h"
  30. #include "sysemu/dma.h"
  31. #include "qemu/timer.h"
  32. #include "qemu/bitops.h"
  33. #include "hw/sd/sdhci.h"
  34. #include "migration/vmstate.h"
  35. #include "sdhci-internal.h"
  36. #include "qemu/log.h"
  37. #include "qemu/module.h"
  38. #include "trace.h"
  39. #define TYPE_SDHCI_BUS "sdhci-bus"
  40. #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
  41. #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
  42. static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
  43. {
  44. return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
  45. }
  46. /* return true on error */
  47. static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
  48. uint8_t freq, Error **errp)
  49. {
  50. if (s->sd_spec_version >= 3) {
  51. return false;
  52. }
  53. switch (freq) {
  54. case 0:
  55. case 10 ... 63:
  56. break;
  57. default:
  58. error_setg(errp, "SD %s clock frequency can have value"
  59. "in range 0-63 only", desc);
  60. return true;
  61. }
  62. return false;
  63. }
  64. static void sdhci_check_capareg(SDHCIState *s, Error **errp)
  65. {
  66. uint64_t msk = s->capareg;
  67. uint32_t val;
  68. bool y;
  69. switch (s->sd_spec_version) {
  70. case 4:
  71. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
  72. trace_sdhci_capareg("64-bit system bus (v4)", val);
  73. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
  74. val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
  75. trace_sdhci_capareg("UHS-II", val);
  76. msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
  77. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
  78. trace_sdhci_capareg("ADMA3", val);
  79. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
  80. /* fallthrough */
  81. case 3:
  82. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
  83. trace_sdhci_capareg("async interrupt", val);
  84. msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
  85. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
  86. if (val) {
  87. error_setg(errp, "slot-type not supported");
  88. return;
  89. }
  90. trace_sdhci_capareg("slot type", val);
  91. msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
  92. if (val != 2) {
  93. val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
  94. trace_sdhci_capareg("8-bit bus", val);
  95. }
  96. msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
  97. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
  98. trace_sdhci_capareg("bus speed mask", val);
  99. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
  100. val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
  101. trace_sdhci_capareg("driver strength mask", val);
  102. msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
  103. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
  104. trace_sdhci_capareg("timer re-tuning", val);
  105. msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
  106. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
  107. trace_sdhci_capareg("use SDR50 tuning", val);
  108. msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
  109. val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
  110. trace_sdhci_capareg("re-tuning mode", val);
  111. msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
  112. val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
  113. trace_sdhci_capareg("clock multiplier", val);
  114. msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
  115. /* fallthrough */
  116. case 2: /* default version */
  117. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
  118. trace_sdhci_capareg("ADMA2", val);
  119. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
  120. val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
  121. trace_sdhci_capareg("ADMA1", val);
  122. msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
  123. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
  124. trace_sdhci_capareg("64-bit system bus (v3)", val);
  125. msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
  126. /* fallthrough */
  127. case 1:
  128. y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
  129. msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
  130. val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
  131. trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
  132. if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
  133. return;
  134. }
  135. msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
  136. val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
  137. trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
  138. if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
  139. return;
  140. }
  141. msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
  142. val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
  143. if (val >= 3) {
  144. error_setg(errp, "block size can be 512, 1024 or 2048 only");
  145. return;
  146. }
  147. trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
  148. msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
  149. val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
  150. trace_sdhci_capareg("high speed", val);
  151. msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
  152. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
  153. trace_sdhci_capareg("SDMA", val);
  154. msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
  155. val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
  156. trace_sdhci_capareg("suspend/resume", val);
  157. msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
  158. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
  159. trace_sdhci_capareg("3.3v", val);
  160. msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
  161. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
  162. trace_sdhci_capareg("3.0v", val);
  163. msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
  164. val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
  165. trace_sdhci_capareg("1.8v", val);
  166. msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
  167. break;
  168. default:
  169. error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
  170. }
  171. if (msk) {
  172. qemu_log_mask(LOG_UNIMP,
  173. "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
  174. }
  175. }
  176. static uint8_t sdhci_slotint(SDHCIState *s)
  177. {
  178. return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
  179. ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
  180. ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
  181. }
  182. static inline void sdhci_update_irq(SDHCIState *s)
  183. {
  184. qemu_set_irq(s->irq, sdhci_slotint(s));
  185. }
  186. static void sdhci_raise_insertion_irq(void *opaque)
  187. {
  188. SDHCIState *s = (SDHCIState *)opaque;
  189. if (s->norintsts & SDHC_NIS_REMOVE) {
  190. timer_mod(s->insert_timer,
  191. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  192. } else {
  193. s->prnsts = 0x1ff0000;
  194. if (s->norintstsen & SDHC_NISEN_INSERT) {
  195. s->norintsts |= SDHC_NIS_INSERT;
  196. }
  197. sdhci_update_irq(s);
  198. }
  199. }
  200. static void sdhci_set_inserted(DeviceState *dev, bool level)
  201. {
  202. SDHCIState *s = (SDHCIState *)dev;
  203. trace_sdhci_set_inserted(level ? "insert" : "eject");
  204. if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
  205. /* Give target some time to notice card ejection */
  206. timer_mod(s->insert_timer,
  207. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
  208. } else {
  209. if (level) {
  210. s->prnsts = 0x1ff0000;
  211. if (s->norintstsen & SDHC_NISEN_INSERT) {
  212. s->norintsts |= SDHC_NIS_INSERT;
  213. }
  214. } else {
  215. s->prnsts = 0x1fa0000;
  216. s->pwrcon &= ~SDHC_POWER_ON;
  217. s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
  218. if (s->norintstsen & SDHC_NISEN_REMOVE) {
  219. s->norintsts |= SDHC_NIS_REMOVE;
  220. }
  221. }
  222. sdhci_update_irq(s);
  223. }
  224. }
  225. static void sdhci_set_readonly(DeviceState *dev, bool level)
  226. {
  227. SDHCIState *s = (SDHCIState *)dev;
  228. if (level) {
  229. s->prnsts &= ~SDHC_WRITE_PROTECT;
  230. } else {
  231. /* Write enabled */
  232. s->prnsts |= SDHC_WRITE_PROTECT;
  233. }
  234. }
  235. static void sdhci_reset(SDHCIState *s)
  236. {
  237. DeviceState *dev = DEVICE(s);
  238. timer_del(s->insert_timer);
  239. timer_del(s->transfer_timer);
  240. /* Set all registers to 0. Capabilities/Version registers are not cleared
  241. * and assumed to always preserve their value, given to them during
  242. * initialization */
  243. memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
  244. /* Reset other state based on current card insertion/readonly status */
  245. sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
  246. sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
  247. s->data_count = 0;
  248. s->stopped_state = sdhc_not_stopped;
  249. s->pending_insert_state = false;
  250. }
  251. static void sdhci_poweron_reset(DeviceState *dev)
  252. {
  253. /* QOM (ie power-on) reset. This is identical to reset
  254. * commanded via device register apart from handling of the
  255. * 'pending insert on powerup' quirk.
  256. */
  257. SDHCIState *s = (SDHCIState *)dev;
  258. sdhci_reset(s);
  259. if (s->pending_insert_quirk) {
  260. s->pending_insert_state = true;
  261. }
  262. }
  263. static void sdhci_data_transfer(void *opaque);
  264. static void sdhci_send_command(SDHCIState *s)
  265. {
  266. SDRequest request;
  267. uint8_t response[16];
  268. int rlen;
  269. s->errintsts = 0;
  270. s->acmd12errsts = 0;
  271. request.cmd = s->cmdreg >> 8;
  272. request.arg = s->argument;
  273. trace_sdhci_send_command(request.cmd, request.arg);
  274. rlen = sdbus_do_command(&s->sdbus, &request, response);
  275. if (s->cmdreg & SDHC_CMD_RESPONSE) {
  276. if (rlen == 4) {
  277. s->rspreg[0] = ldl_be_p(response);
  278. s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
  279. trace_sdhci_response4(s->rspreg[0]);
  280. } else if (rlen == 16) {
  281. s->rspreg[0] = ldl_be_p(&response[11]);
  282. s->rspreg[1] = ldl_be_p(&response[7]);
  283. s->rspreg[2] = ldl_be_p(&response[3]);
  284. s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
  285. response[2];
  286. trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
  287. s->rspreg[1], s->rspreg[0]);
  288. } else {
  289. trace_sdhci_error("timeout waiting for command response");
  290. if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
  291. s->errintsts |= SDHC_EIS_CMDTIMEOUT;
  292. s->norintsts |= SDHC_NIS_ERR;
  293. }
  294. }
  295. if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
  296. (s->norintstsen & SDHC_NISEN_TRSCMP) &&
  297. (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
  298. s->norintsts |= SDHC_NIS_TRSCMP;
  299. }
  300. }
  301. if (s->norintstsen & SDHC_NISEN_CMDCMP) {
  302. s->norintsts |= SDHC_NIS_CMDCMP;
  303. }
  304. sdhci_update_irq(s);
  305. if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
  306. s->data_count = 0;
  307. sdhci_data_transfer(s);
  308. }
  309. }
  310. static void sdhci_end_transfer(SDHCIState *s)
  311. {
  312. /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
  313. if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
  314. SDRequest request;
  315. uint8_t response[16];
  316. request.cmd = 0x0C;
  317. request.arg = 0;
  318. trace_sdhci_end_transfer(request.cmd, request.arg);
  319. sdbus_do_command(&s->sdbus, &request, response);
  320. /* Auto CMD12 response goes to the upper Response register */
  321. s->rspreg[3] = ldl_be_p(response);
  322. }
  323. s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
  324. SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
  325. SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
  326. if (s->norintstsen & SDHC_NISEN_TRSCMP) {
  327. s->norintsts |= SDHC_NIS_TRSCMP;
  328. }
  329. sdhci_update_irq(s);
  330. }
  331. /*
  332. * Programmed i/o data transfer
  333. */
  334. #define BLOCK_SIZE_MASK (4 * KiB - 1)
  335. /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
  336. static void sdhci_read_block_from_card(SDHCIState *s)
  337. {
  338. int index = 0;
  339. uint8_t data;
  340. const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
  341. if ((s->trnmod & SDHC_TRNS_MULTI) &&
  342. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
  343. return;
  344. }
  345. for (index = 0; index < blk_size; index++) {
  346. data = sdbus_read_data(&s->sdbus);
  347. if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  348. /* Device is not in tuning */
  349. s->fifo_buffer[index] = data;
  350. }
  351. }
  352. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
  353. /* Device is in tuning */
  354. s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
  355. s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
  356. s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
  357. SDHC_DATA_INHIBIT);
  358. goto read_done;
  359. }
  360. /* New data now available for READ through Buffer Port Register */
  361. s->prnsts |= SDHC_DATA_AVAILABLE;
  362. if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
  363. s->norintsts |= SDHC_NIS_RBUFRDY;
  364. }
  365. /* Clear DAT line active status if that was the last block */
  366. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  367. ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
  368. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  369. }
  370. /* If stop at block gap request was set and it's not the last block of
  371. * data - generate Block Event interrupt */
  372. if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
  373. s->blkcnt != 1) {
  374. s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
  375. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  376. s->norintsts |= SDHC_EIS_BLKGAP;
  377. }
  378. }
  379. read_done:
  380. sdhci_update_irq(s);
  381. }
  382. /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
  383. static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
  384. {
  385. uint32_t value = 0;
  386. int i;
  387. /* first check that a valid data exists in host controller input buffer */
  388. if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
  389. trace_sdhci_error("read from empty buffer");
  390. return 0;
  391. }
  392. for (i = 0; i < size; i++) {
  393. value |= s->fifo_buffer[s->data_count] << i * 8;
  394. s->data_count++;
  395. /* check if we've read all valid data (blksize bytes) from buffer */
  396. if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
  397. trace_sdhci_read_dataport(s->data_count);
  398. s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
  399. s->data_count = 0; /* next buff read must start at position [0] */
  400. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  401. s->blkcnt--;
  402. }
  403. /* if that was the last block of data */
  404. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  405. ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
  406. /* stop at gap request */
  407. (s->stopped_state == sdhc_gap_read &&
  408. !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
  409. sdhci_end_transfer(s);
  410. } else { /* if there are more data, read next block from card */
  411. sdhci_read_block_from_card(s);
  412. }
  413. break;
  414. }
  415. }
  416. return value;
  417. }
  418. /* Write data from host controller FIFO to card */
  419. static void sdhci_write_block_to_card(SDHCIState *s)
  420. {
  421. int index = 0;
  422. if (s->prnsts & SDHC_SPACE_AVAILABLE) {
  423. if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  424. s->norintsts |= SDHC_NIS_WBUFRDY;
  425. }
  426. sdhci_update_irq(s);
  427. return;
  428. }
  429. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  430. if (s->blkcnt == 0) {
  431. return;
  432. } else {
  433. s->blkcnt--;
  434. }
  435. }
  436. for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
  437. sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
  438. }
  439. /* Next data can be written through BUFFER DATORT register */
  440. s->prnsts |= SDHC_SPACE_AVAILABLE;
  441. /* Finish transfer if that was the last block of data */
  442. if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
  443. ((s->trnmod & SDHC_TRNS_MULTI) &&
  444. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
  445. sdhci_end_transfer(s);
  446. } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
  447. s->norintsts |= SDHC_NIS_WBUFRDY;
  448. }
  449. /* Generate Block Gap Event if requested and if not the last block */
  450. if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
  451. s->blkcnt > 0) {
  452. s->prnsts &= ~SDHC_DOING_WRITE;
  453. if (s->norintstsen & SDHC_EISEN_BLKGAP) {
  454. s->norintsts |= SDHC_EIS_BLKGAP;
  455. }
  456. sdhci_end_transfer(s);
  457. }
  458. sdhci_update_irq(s);
  459. }
  460. /* Write @size bytes of @value data to host controller @s Buffer Data Port
  461. * register */
  462. static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
  463. {
  464. unsigned i;
  465. /* Check that there is free space left in a buffer */
  466. if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
  467. trace_sdhci_error("Can't write to data buffer: buffer full");
  468. return;
  469. }
  470. for (i = 0; i < size; i++) {
  471. s->fifo_buffer[s->data_count] = value & 0xFF;
  472. s->data_count++;
  473. value >>= 8;
  474. if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
  475. trace_sdhci_write_dataport(s->data_count);
  476. s->data_count = 0;
  477. s->prnsts &= ~SDHC_SPACE_AVAILABLE;
  478. if (s->prnsts & SDHC_DOING_WRITE) {
  479. sdhci_write_block_to_card(s);
  480. }
  481. }
  482. }
  483. }
  484. /*
  485. * Single DMA data transfer
  486. */
  487. /* Multi block SDMA transfer */
  488. static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
  489. {
  490. bool page_aligned = false;
  491. unsigned int n, begin;
  492. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  493. uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
  494. uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
  495. if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
  496. qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
  497. return;
  498. }
  499. /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
  500. * possible stop at page boundary if initial address is not page aligned,
  501. * allow them to work properly */
  502. if ((s->sdmasysad % boundary_chk) == 0) {
  503. page_aligned = true;
  504. }
  505. if (s->trnmod & SDHC_TRNS_READ) {
  506. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  507. SDHC_DAT_LINE_ACTIVE;
  508. while (s->blkcnt) {
  509. if (s->data_count == 0) {
  510. for (n = 0; n < block_size; n++) {
  511. s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
  512. }
  513. }
  514. begin = s->data_count;
  515. if (((boundary_count + begin) < block_size) && page_aligned) {
  516. s->data_count = boundary_count + begin;
  517. boundary_count = 0;
  518. } else {
  519. s->data_count = block_size;
  520. boundary_count -= block_size - begin;
  521. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  522. s->blkcnt--;
  523. }
  524. }
  525. dma_memory_write(s->dma_as, s->sdmasysad,
  526. &s->fifo_buffer[begin], s->data_count - begin);
  527. s->sdmasysad += s->data_count - begin;
  528. if (s->data_count == block_size) {
  529. s->data_count = 0;
  530. }
  531. if (page_aligned && boundary_count == 0) {
  532. break;
  533. }
  534. }
  535. } else {
  536. s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
  537. SDHC_DAT_LINE_ACTIVE;
  538. while (s->blkcnt) {
  539. begin = s->data_count;
  540. if (((boundary_count + begin) < block_size) && page_aligned) {
  541. s->data_count = boundary_count + begin;
  542. boundary_count = 0;
  543. } else {
  544. s->data_count = block_size;
  545. boundary_count -= block_size - begin;
  546. }
  547. dma_memory_read(s->dma_as, s->sdmasysad,
  548. &s->fifo_buffer[begin], s->data_count - begin);
  549. s->sdmasysad += s->data_count - begin;
  550. if (s->data_count == block_size) {
  551. for (n = 0; n < block_size; n++) {
  552. sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
  553. }
  554. s->data_count = 0;
  555. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  556. s->blkcnt--;
  557. }
  558. }
  559. if (page_aligned && boundary_count == 0) {
  560. break;
  561. }
  562. }
  563. }
  564. if (s->blkcnt == 0) {
  565. sdhci_end_transfer(s);
  566. } else {
  567. if (s->norintstsen & SDHC_NISEN_DMA) {
  568. s->norintsts |= SDHC_NIS_DMA;
  569. }
  570. sdhci_update_irq(s);
  571. }
  572. }
  573. /* single block SDMA transfer */
  574. static void sdhci_sdma_transfer_single_block(SDHCIState *s)
  575. {
  576. int n;
  577. uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
  578. if (s->trnmod & SDHC_TRNS_READ) {
  579. for (n = 0; n < datacnt; n++) {
  580. s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
  581. }
  582. dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
  583. } else {
  584. dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
  585. for (n = 0; n < datacnt; n++) {
  586. sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
  587. }
  588. }
  589. s->blkcnt--;
  590. sdhci_end_transfer(s);
  591. }
  592. typedef struct ADMADescr {
  593. hwaddr addr;
  594. uint16_t length;
  595. uint8_t attr;
  596. uint8_t incr;
  597. } ADMADescr;
  598. static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
  599. {
  600. uint32_t adma1 = 0;
  601. uint64_t adma2 = 0;
  602. hwaddr entry_addr = (hwaddr)s->admasysaddr;
  603. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  604. case SDHC_CTRL_ADMA2_32:
  605. dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2));
  606. adma2 = le64_to_cpu(adma2);
  607. /* The spec does not specify endianness of descriptor table.
  608. * We currently assume that it is LE.
  609. */
  610. dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
  611. dscr->length = (uint16_t)extract64(adma2, 16, 16);
  612. dscr->attr = (uint8_t)extract64(adma2, 0, 7);
  613. dscr->incr = 8;
  614. break;
  615. case SDHC_CTRL_ADMA1_32:
  616. dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1));
  617. adma1 = le32_to_cpu(adma1);
  618. dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
  619. dscr->attr = (uint8_t)extract32(adma1, 0, 7);
  620. dscr->incr = 4;
  621. if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
  622. dscr->length = (uint16_t)extract32(adma1, 12, 16);
  623. } else {
  624. dscr->length = 4 * KiB;
  625. }
  626. break;
  627. case SDHC_CTRL_ADMA2_64:
  628. dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1);
  629. dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2);
  630. dscr->length = le16_to_cpu(dscr->length);
  631. dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8);
  632. dscr->addr = le64_to_cpu(dscr->addr);
  633. dscr->attr &= (uint8_t) ~0xC0;
  634. dscr->incr = 12;
  635. break;
  636. }
  637. }
  638. /* Advanced DMA data transfer */
  639. static void sdhci_do_adma(SDHCIState *s)
  640. {
  641. unsigned int n, begin, length;
  642. const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
  643. ADMADescr dscr = {};
  644. int i;
  645. for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
  646. s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
  647. get_adma_description(s, &dscr);
  648. trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
  649. if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
  650. /* Indicate that error occurred in ST_FDS state */
  651. s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
  652. s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
  653. /* Generate ADMA error interrupt */
  654. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  655. s->errintsts |= SDHC_EIS_ADMAERR;
  656. s->norintsts |= SDHC_NIS_ERR;
  657. }
  658. sdhci_update_irq(s);
  659. return;
  660. }
  661. length = dscr.length ? dscr.length : 64 * KiB;
  662. switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
  663. case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
  664. if (s->trnmod & SDHC_TRNS_READ) {
  665. while (length) {
  666. if (s->data_count == 0) {
  667. for (n = 0; n < block_size; n++) {
  668. s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
  669. }
  670. }
  671. begin = s->data_count;
  672. if ((length + begin) < block_size) {
  673. s->data_count = length + begin;
  674. length = 0;
  675. } else {
  676. s->data_count = block_size;
  677. length -= block_size - begin;
  678. }
  679. dma_memory_write(s->dma_as, dscr.addr,
  680. &s->fifo_buffer[begin],
  681. s->data_count - begin);
  682. dscr.addr += s->data_count - begin;
  683. if (s->data_count == block_size) {
  684. s->data_count = 0;
  685. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  686. s->blkcnt--;
  687. if (s->blkcnt == 0) {
  688. break;
  689. }
  690. }
  691. }
  692. }
  693. } else {
  694. while (length) {
  695. begin = s->data_count;
  696. if ((length + begin) < block_size) {
  697. s->data_count = length + begin;
  698. length = 0;
  699. } else {
  700. s->data_count = block_size;
  701. length -= block_size - begin;
  702. }
  703. dma_memory_read(s->dma_as, dscr.addr,
  704. &s->fifo_buffer[begin],
  705. s->data_count - begin);
  706. dscr.addr += s->data_count - begin;
  707. if (s->data_count == block_size) {
  708. for (n = 0; n < block_size; n++) {
  709. sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
  710. }
  711. s->data_count = 0;
  712. if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
  713. s->blkcnt--;
  714. if (s->blkcnt == 0) {
  715. break;
  716. }
  717. }
  718. }
  719. }
  720. }
  721. s->admasysaddr += dscr.incr;
  722. break;
  723. case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
  724. s->admasysaddr = dscr.addr;
  725. trace_sdhci_adma("link", s->admasysaddr);
  726. break;
  727. default:
  728. s->admasysaddr += dscr.incr;
  729. break;
  730. }
  731. if (dscr.attr & SDHC_ADMA_ATTR_INT) {
  732. trace_sdhci_adma("interrupt", s->admasysaddr);
  733. if (s->norintstsen & SDHC_NISEN_DMA) {
  734. s->norintsts |= SDHC_NIS_DMA;
  735. }
  736. sdhci_update_irq(s);
  737. }
  738. /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
  739. if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  740. (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
  741. trace_sdhci_adma_transfer_completed();
  742. if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
  743. (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
  744. s->blkcnt != 0)) {
  745. trace_sdhci_error("SD/MMC host ADMA length mismatch");
  746. s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
  747. SDHC_ADMAERR_STATE_ST_TFR;
  748. if (s->errintstsen & SDHC_EISEN_ADMAERR) {
  749. trace_sdhci_error("Set ADMA error flag");
  750. s->errintsts |= SDHC_EIS_ADMAERR;
  751. s->norintsts |= SDHC_NIS_ERR;
  752. }
  753. sdhci_update_irq(s);
  754. }
  755. sdhci_end_transfer(s);
  756. return;
  757. }
  758. }
  759. /* we have unfinished business - reschedule to continue ADMA */
  760. timer_mod(s->transfer_timer,
  761. qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
  762. }
  763. /* Perform data transfer according to controller configuration */
  764. static void sdhci_data_transfer(void *opaque)
  765. {
  766. SDHCIState *s = (SDHCIState *)opaque;
  767. if (s->trnmod & SDHC_TRNS_DMA) {
  768. switch (SDHC_DMA_TYPE(s->hostctl1)) {
  769. case SDHC_CTRL_SDMA:
  770. if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
  771. sdhci_sdma_transfer_single_block(s);
  772. } else {
  773. sdhci_sdma_transfer_multi_blocks(s);
  774. }
  775. break;
  776. case SDHC_CTRL_ADMA1_32:
  777. if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
  778. trace_sdhci_error("ADMA1 not supported");
  779. break;
  780. }
  781. sdhci_do_adma(s);
  782. break;
  783. case SDHC_CTRL_ADMA2_32:
  784. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
  785. trace_sdhci_error("ADMA2 not supported");
  786. break;
  787. }
  788. sdhci_do_adma(s);
  789. break;
  790. case SDHC_CTRL_ADMA2_64:
  791. if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
  792. !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
  793. trace_sdhci_error("64 bit ADMA not supported");
  794. break;
  795. }
  796. sdhci_do_adma(s);
  797. break;
  798. default:
  799. trace_sdhci_error("Unsupported DMA type");
  800. break;
  801. }
  802. } else {
  803. if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
  804. s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
  805. SDHC_DAT_LINE_ACTIVE;
  806. sdhci_read_block_from_card(s);
  807. } else {
  808. s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
  809. SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
  810. sdhci_write_block_to_card(s);
  811. }
  812. }
  813. }
  814. static bool sdhci_can_issue_command(SDHCIState *s)
  815. {
  816. if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
  817. (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
  818. ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
  819. ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
  820. !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
  821. return false;
  822. }
  823. return true;
  824. }
  825. /* The Buffer Data Port register must be accessed in sequential and
  826. * continuous manner */
  827. static inline bool
  828. sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
  829. {
  830. if ((s->data_count & 0x3) != byte_num) {
  831. trace_sdhci_error("Non-sequential access to Buffer Data Port register"
  832. "is prohibited\n");
  833. return false;
  834. }
  835. return true;
  836. }
  837. static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
  838. {
  839. SDHCIState *s = (SDHCIState *)opaque;
  840. uint32_t ret = 0;
  841. switch (offset & ~0x3) {
  842. case SDHC_SYSAD:
  843. ret = s->sdmasysad;
  844. break;
  845. case SDHC_BLKSIZE:
  846. ret = s->blksize | (s->blkcnt << 16);
  847. break;
  848. case SDHC_ARGUMENT:
  849. ret = s->argument;
  850. break;
  851. case SDHC_TRNMOD:
  852. ret = s->trnmod | (s->cmdreg << 16);
  853. break;
  854. case SDHC_RSPREG0 ... SDHC_RSPREG3:
  855. ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
  856. break;
  857. case SDHC_BDATA:
  858. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  859. ret = sdhci_read_dataport(s, size);
  860. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  861. return ret;
  862. }
  863. break;
  864. case SDHC_PRNSTS:
  865. ret = s->prnsts;
  866. ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
  867. sdbus_get_dat_lines(&s->sdbus));
  868. ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
  869. sdbus_get_cmd_line(&s->sdbus));
  870. break;
  871. case SDHC_HOSTCTL:
  872. ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
  873. (s->wakcon << 24);
  874. break;
  875. case SDHC_CLKCON:
  876. ret = s->clkcon | (s->timeoutcon << 16);
  877. break;
  878. case SDHC_NORINTSTS:
  879. ret = s->norintsts | (s->errintsts << 16);
  880. break;
  881. case SDHC_NORINTSTSEN:
  882. ret = s->norintstsen | (s->errintstsen << 16);
  883. break;
  884. case SDHC_NORINTSIGEN:
  885. ret = s->norintsigen | (s->errintsigen << 16);
  886. break;
  887. case SDHC_ACMD12ERRSTS:
  888. ret = s->acmd12errsts | (s->hostctl2 << 16);
  889. break;
  890. case SDHC_CAPAB:
  891. ret = (uint32_t)s->capareg;
  892. break;
  893. case SDHC_CAPAB + 4:
  894. ret = (uint32_t)(s->capareg >> 32);
  895. break;
  896. case SDHC_MAXCURR:
  897. ret = (uint32_t)s->maxcurr;
  898. break;
  899. case SDHC_MAXCURR + 4:
  900. ret = (uint32_t)(s->maxcurr >> 32);
  901. break;
  902. case SDHC_ADMAERR:
  903. ret = s->admaerr;
  904. break;
  905. case SDHC_ADMASYSADDR:
  906. ret = (uint32_t)s->admasysaddr;
  907. break;
  908. case SDHC_ADMASYSADDR + 4:
  909. ret = (uint32_t)(s->admasysaddr >> 32);
  910. break;
  911. case SDHC_SLOT_INT_STATUS:
  912. ret = (s->version << 16) | sdhci_slotint(s);
  913. break;
  914. default:
  915. qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
  916. "not implemented\n", size, offset);
  917. break;
  918. }
  919. ret >>= (offset & 0x3) * 8;
  920. ret &= (1ULL << (size * 8)) - 1;
  921. trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
  922. return ret;
  923. }
  924. static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
  925. {
  926. if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
  927. return;
  928. }
  929. s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
  930. if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
  931. (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
  932. if (s->stopped_state == sdhc_gap_read) {
  933. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
  934. sdhci_read_block_from_card(s);
  935. } else {
  936. s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
  937. sdhci_write_block_to_card(s);
  938. }
  939. s->stopped_state = sdhc_not_stopped;
  940. } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
  941. if (s->prnsts & SDHC_DOING_READ) {
  942. s->stopped_state = sdhc_gap_read;
  943. } else if (s->prnsts & SDHC_DOING_WRITE) {
  944. s->stopped_state = sdhc_gap_write;
  945. }
  946. }
  947. }
  948. static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
  949. {
  950. switch (value) {
  951. case SDHC_RESET_ALL:
  952. sdhci_reset(s);
  953. break;
  954. case SDHC_RESET_CMD:
  955. s->prnsts &= ~SDHC_CMD_INHIBIT;
  956. s->norintsts &= ~SDHC_NIS_CMDCMP;
  957. break;
  958. case SDHC_RESET_DATA:
  959. s->data_count = 0;
  960. s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
  961. SDHC_DOING_READ | SDHC_DOING_WRITE |
  962. SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
  963. s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
  964. s->stopped_state = sdhc_not_stopped;
  965. s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
  966. SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
  967. break;
  968. }
  969. }
  970. static void
  971. sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  972. {
  973. SDHCIState *s = (SDHCIState *)opaque;
  974. unsigned shift = 8 * (offset & 0x3);
  975. uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
  976. uint32_t value = val;
  977. value <<= shift;
  978. switch (offset & ~0x3) {
  979. case SDHC_SYSAD:
  980. s->sdmasysad = (s->sdmasysad & mask) | value;
  981. MASKED_WRITE(s->sdmasysad, mask, value);
  982. /* Writing to last byte of sdmasysad might trigger transfer */
  983. if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
  984. s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
  985. if (s->trnmod & SDHC_TRNS_MULTI) {
  986. sdhci_sdma_transfer_multi_blocks(s);
  987. } else {
  988. sdhci_sdma_transfer_single_block(s);
  989. }
  990. }
  991. break;
  992. case SDHC_BLKSIZE:
  993. if (!TRANSFERRING_DATA(s->prnsts)) {
  994. MASKED_WRITE(s->blksize, mask, value);
  995. MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
  996. }
  997. /* Limit block size to the maximum buffer size */
  998. if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
  999. qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
  1000. "the maximum buffer 0x%x", __func__, s->blksize,
  1001. s->buf_maxsz);
  1002. s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
  1003. }
  1004. break;
  1005. case SDHC_ARGUMENT:
  1006. MASKED_WRITE(s->argument, mask, value);
  1007. break;
  1008. case SDHC_TRNMOD:
  1009. /* DMA can be enabled only if it is supported as indicated by
  1010. * capabilities register */
  1011. if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
  1012. value &= ~SDHC_TRNS_DMA;
  1013. }
  1014. MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
  1015. MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
  1016. /* Writing to the upper byte of CMDREG triggers SD command generation */
  1017. if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
  1018. break;
  1019. }
  1020. sdhci_send_command(s);
  1021. break;
  1022. case SDHC_BDATA:
  1023. if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
  1024. sdhci_write_dataport(s, value >> shift, size);
  1025. }
  1026. break;
  1027. case SDHC_HOSTCTL:
  1028. if (!(mask & 0xFF0000)) {
  1029. sdhci_blkgap_write(s, value >> 16);
  1030. }
  1031. MASKED_WRITE(s->hostctl1, mask, value);
  1032. MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
  1033. MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
  1034. if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
  1035. !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
  1036. s->pwrcon &= ~SDHC_POWER_ON;
  1037. }
  1038. break;
  1039. case SDHC_CLKCON:
  1040. if (!(mask & 0xFF000000)) {
  1041. sdhci_reset_write(s, value >> 24);
  1042. }
  1043. MASKED_WRITE(s->clkcon, mask, value);
  1044. MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
  1045. if (s->clkcon & SDHC_CLOCK_INT_EN) {
  1046. s->clkcon |= SDHC_CLOCK_INT_STABLE;
  1047. } else {
  1048. s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
  1049. }
  1050. break;
  1051. case SDHC_NORINTSTS:
  1052. if (s->norintstsen & SDHC_NISEN_CARDINT) {
  1053. value &= ~SDHC_NIS_CARDINT;
  1054. }
  1055. s->norintsts &= mask | ~value;
  1056. s->errintsts &= (mask >> 16) | ~(value >> 16);
  1057. if (s->errintsts) {
  1058. s->norintsts |= SDHC_NIS_ERR;
  1059. } else {
  1060. s->norintsts &= ~SDHC_NIS_ERR;
  1061. }
  1062. sdhci_update_irq(s);
  1063. break;
  1064. case SDHC_NORINTSTSEN:
  1065. MASKED_WRITE(s->norintstsen, mask, value);
  1066. MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
  1067. s->norintsts &= s->norintstsen;
  1068. s->errintsts &= s->errintstsen;
  1069. if (s->errintsts) {
  1070. s->norintsts |= SDHC_NIS_ERR;
  1071. } else {
  1072. s->norintsts &= ~SDHC_NIS_ERR;
  1073. }
  1074. /* Quirk for Raspberry Pi: pending card insert interrupt
  1075. * appears when first enabled after power on */
  1076. if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
  1077. assert(s->pending_insert_quirk);
  1078. s->norintsts |= SDHC_NIS_INSERT;
  1079. s->pending_insert_state = false;
  1080. }
  1081. sdhci_update_irq(s);
  1082. break;
  1083. case SDHC_NORINTSIGEN:
  1084. MASKED_WRITE(s->norintsigen, mask, value);
  1085. MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
  1086. sdhci_update_irq(s);
  1087. break;
  1088. case SDHC_ADMAERR:
  1089. MASKED_WRITE(s->admaerr, mask, value);
  1090. break;
  1091. case SDHC_ADMASYSADDR:
  1092. s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
  1093. (uint64_t)mask)) | (uint64_t)value;
  1094. break;
  1095. case SDHC_ADMASYSADDR + 4:
  1096. s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
  1097. ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
  1098. break;
  1099. case SDHC_FEAER:
  1100. s->acmd12errsts |= value;
  1101. s->errintsts |= (value >> 16) & s->errintstsen;
  1102. if (s->acmd12errsts) {
  1103. s->errintsts |= SDHC_EIS_CMD12ERR;
  1104. }
  1105. if (s->errintsts) {
  1106. s->norintsts |= SDHC_NIS_ERR;
  1107. }
  1108. sdhci_update_irq(s);
  1109. break;
  1110. case SDHC_ACMD12ERRSTS:
  1111. MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
  1112. if (s->uhs_mode >= UHS_I) {
  1113. MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
  1114. if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
  1115. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
  1116. } else {
  1117. sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
  1118. }
  1119. }
  1120. break;
  1121. case SDHC_CAPAB:
  1122. case SDHC_CAPAB + 4:
  1123. case SDHC_MAXCURR:
  1124. case SDHC_MAXCURR + 4:
  1125. qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
  1126. " <- 0x%08x read-only\n", size, offset, value >> shift);
  1127. break;
  1128. default:
  1129. qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
  1130. "not implemented\n", size, offset, value >> shift);
  1131. break;
  1132. }
  1133. trace_sdhci_access("wr", size << 3, offset, "<-",
  1134. value >> shift, value >> shift);
  1135. }
  1136. static const MemoryRegionOps sdhci_mmio_ops = {
  1137. .read = sdhci_read,
  1138. .write = sdhci_write,
  1139. .valid = {
  1140. .min_access_size = 1,
  1141. .max_access_size = 4,
  1142. .unaligned = false
  1143. },
  1144. .endianness = DEVICE_LITTLE_ENDIAN,
  1145. };
  1146. static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
  1147. {
  1148. ERRP_GUARD();
  1149. switch (s->sd_spec_version) {
  1150. case 2 ... 3:
  1151. break;
  1152. default:
  1153. error_setg(errp, "Only Spec v2/v3 are supported");
  1154. return;
  1155. }
  1156. s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
  1157. sdhci_check_capareg(s, errp);
  1158. if (*errp) {
  1159. return;
  1160. }
  1161. }
  1162. /* --- qdev common --- */
  1163. void sdhci_initfn(SDHCIState *s)
  1164. {
  1165. qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
  1166. TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
  1167. s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
  1168. s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
  1169. s->io_ops = &sdhci_mmio_ops;
  1170. }
  1171. void sdhci_uninitfn(SDHCIState *s)
  1172. {
  1173. timer_del(s->insert_timer);
  1174. timer_free(s->insert_timer);
  1175. timer_del(s->transfer_timer);
  1176. timer_free(s->transfer_timer);
  1177. g_free(s->fifo_buffer);
  1178. s->fifo_buffer = NULL;
  1179. }
  1180. void sdhci_common_realize(SDHCIState *s, Error **errp)
  1181. {
  1182. ERRP_GUARD();
  1183. sdhci_init_readonly_registers(s, errp);
  1184. if (*errp) {
  1185. return;
  1186. }
  1187. s->buf_maxsz = sdhci_get_fifolen(s);
  1188. s->fifo_buffer = g_malloc0(s->buf_maxsz);
  1189. memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
  1190. SDHC_REGISTERS_MAP_SIZE);
  1191. }
  1192. void sdhci_common_unrealize(SDHCIState *s)
  1193. {
  1194. /* This function is expected to be called only once for each class:
  1195. * - SysBus: via DeviceClass->unrealize(),
  1196. * - PCI: via PCIDeviceClass->exit().
  1197. * However to avoid double-free and/or use-after-free we still nullify
  1198. * this variable (better safe than sorry!). */
  1199. g_free(s->fifo_buffer);
  1200. s->fifo_buffer = NULL;
  1201. }
  1202. static bool sdhci_pending_insert_vmstate_needed(void *opaque)
  1203. {
  1204. SDHCIState *s = opaque;
  1205. return s->pending_insert_state;
  1206. }
  1207. static const VMStateDescription sdhci_pending_insert_vmstate = {
  1208. .name = "sdhci/pending-insert",
  1209. .version_id = 1,
  1210. .minimum_version_id = 1,
  1211. .needed = sdhci_pending_insert_vmstate_needed,
  1212. .fields = (VMStateField[]) {
  1213. VMSTATE_BOOL(pending_insert_state, SDHCIState),
  1214. VMSTATE_END_OF_LIST()
  1215. },
  1216. };
  1217. const VMStateDescription sdhci_vmstate = {
  1218. .name = "sdhci",
  1219. .version_id = 1,
  1220. .minimum_version_id = 1,
  1221. .fields = (VMStateField[]) {
  1222. VMSTATE_UINT32(sdmasysad, SDHCIState),
  1223. VMSTATE_UINT16(blksize, SDHCIState),
  1224. VMSTATE_UINT16(blkcnt, SDHCIState),
  1225. VMSTATE_UINT32(argument, SDHCIState),
  1226. VMSTATE_UINT16(trnmod, SDHCIState),
  1227. VMSTATE_UINT16(cmdreg, SDHCIState),
  1228. VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
  1229. VMSTATE_UINT32(prnsts, SDHCIState),
  1230. VMSTATE_UINT8(hostctl1, SDHCIState),
  1231. VMSTATE_UINT8(pwrcon, SDHCIState),
  1232. VMSTATE_UINT8(blkgap, SDHCIState),
  1233. VMSTATE_UINT8(wakcon, SDHCIState),
  1234. VMSTATE_UINT16(clkcon, SDHCIState),
  1235. VMSTATE_UINT8(timeoutcon, SDHCIState),
  1236. VMSTATE_UINT8(admaerr, SDHCIState),
  1237. VMSTATE_UINT16(norintsts, SDHCIState),
  1238. VMSTATE_UINT16(errintsts, SDHCIState),
  1239. VMSTATE_UINT16(norintstsen, SDHCIState),
  1240. VMSTATE_UINT16(errintstsen, SDHCIState),
  1241. VMSTATE_UINT16(norintsigen, SDHCIState),
  1242. VMSTATE_UINT16(errintsigen, SDHCIState),
  1243. VMSTATE_UINT16(acmd12errsts, SDHCIState),
  1244. VMSTATE_UINT16(data_count, SDHCIState),
  1245. VMSTATE_UINT64(admasysaddr, SDHCIState),
  1246. VMSTATE_UINT8(stopped_state, SDHCIState),
  1247. VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
  1248. VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
  1249. VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
  1250. VMSTATE_END_OF_LIST()
  1251. },
  1252. .subsections = (const VMStateDescription*[]) {
  1253. &sdhci_pending_insert_vmstate,
  1254. NULL
  1255. },
  1256. };
  1257. void sdhci_common_class_init(ObjectClass *klass, void *data)
  1258. {
  1259. DeviceClass *dc = DEVICE_CLASS(klass);
  1260. set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
  1261. dc->vmsd = &sdhci_vmstate;
  1262. dc->reset = sdhci_poweron_reset;
  1263. }
  1264. /* --- qdev SysBus --- */
  1265. static Property sdhci_sysbus_properties[] = {
  1266. DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
  1267. DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
  1268. false),
  1269. DEFINE_PROP_LINK("dma", SDHCIState,
  1270. dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
  1271. DEFINE_PROP_END_OF_LIST(),
  1272. };
  1273. static void sdhci_sysbus_init(Object *obj)
  1274. {
  1275. SDHCIState *s = SYSBUS_SDHCI(obj);
  1276. sdhci_initfn(s);
  1277. }
  1278. static void sdhci_sysbus_finalize(Object *obj)
  1279. {
  1280. SDHCIState *s = SYSBUS_SDHCI(obj);
  1281. if (s->dma_mr) {
  1282. object_unparent(OBJECT(s->dma_mr));
  1283. }
  1284. sdhci_uninitfn(s);
  1285. }
  1286. static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
  1287. {
  1288. ERRP_GUARD();
  1289. SDHCIState *s = SYSBUS_SDHCI(dev);
  1290. SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
  1291. sdhci_common_realize(s, errp);
  1292. if (*errp) {
  1293. return;
  1294. }
  1295. if (s->dma_mr) {
  1296. s->dma_as = &s->sysbus_dma_as;
  1297. address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
  1298. } else {
  1299. /* use system_memory() if property "dma" not set */
  1300. s->dma_as = &address_space_memory;
  1301. }
  1302. sysbus_init_irq(sbd, &s->irq);
  1303. sysbus_init_mmio(sbd, &s->iomem);
  1304. }
  1305. static void sdhci_sysbus_unrealize(DeviceState *dev)
  1306. {
  1307. SDHCIState *s = SYSBUS_SDHCI(dev);
  1308. sdhci_common_unrealize(s);
  1309. if (s->dma_mr) {
  1310. address_space_destroy(s->dma_as);
  1311. }
  1312. }
  1313. static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
  1314. {
  1315. DeviceClass *dc = DEVICE_CLASS(klass);
  1316. device_class_set_props(dc, sdhci_sysbus_properties);
  1317. dc->realize = sdhci_sysbus_realize;
  1318. dc->unrealize = sdhci_sysbus_unrealize;
  1319. sdhci_common_class_init(klass, data);
  1320. }
  1321. static const TypeInfo sdhci_sysbus_info = {
  1322. .name = TYPE_SYSBUS_SDHCI,
  1323. .parent = TYPE_SYS_BUS_DEVICE,
  1324. .instance_size = sizeof(SDHCIState),
  1325. .instance_init = sdhci_sysbus_init,
  1326. .instance_finalize = sdhci_sysbus_finalize,
  1327. .class_init = sdhci_sysbus_class_init,
  1328. };
  1329. /* --- qdev bus master --- */
  1330. static void sdhci_bus_class_init(ObjectClass *klass, void *data)
  1331. {
  1332. SDBusClass *sbc = SD_BUS_CLASS(klass);
  1333. sbc->set_inserted = sdhci_set_inserted;
  1334. sbc->set_readonly = sdhci_set_readonly;
  1335. }
  1336. static const TypeInfo sdhci_bus_info = {
  1337. .name = TYPE_SDHCI_BUS,
  1338. .parent = TYPE_SD_BUS,
  1339. .instance_size = sizeof(SDBus),
  1340. .class_init = sdhci_bus_class_init,
  1341. };
  1342. /* --- qdev i.MX eSDHC --- */
  1343. static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
  1344. {
  1345. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1346. uint32_t ret;
  1347. uint16_t hostctl1;
  1348. switch (offset) {
  1349. default:
  1350. return sdhci_read(opaque, offset, size);
  1351. case SDHC_HOSTCTL:
  1352. /*
  1353. * For a detailed explanation on the following bit
  1354. * manipulation code see comments in a similar part of
  1355. * usdhc_write()
  1356. */
  1357. hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
  1358. if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
  1359. hostctl1 |= ESDHC_CTRL_8BITBUS;
  1360. }
  1361. if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
  1362. hostctl1 |= ESDHC_CTRL_4BITBUS;
  1363. }
  1364. ret = hostctl1;
  1365. ret |= (uint32_t)s->blkgap << 16;
  1366. ret |= (uint32_t)s->wakcon << 24;
  1367. break;
  1368. case SDHC_PRNSTS:
  1369. /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
  1370. ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
  1371. if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
  1372. ret |= ESDHC_PRNSTS_SDSTB;
  1373. }
  1374. break;
  1375. case ESDHC_VENDOR_SPEC:
  1376. ret = s->vendor_spec;
  1377. break;
  1378. case ESDHC_DLL_CTRL:
  1379. case ESDHC_TUNE_CTRL_STATUS:
  1380. case ESDHC_UNDOCUMENTED_REG27:
  1381. case ESDHC_TUNING_CTRL:
  1382. case ESDHC_MIX_CTRL:
  1383. case ESDHC_WTMK_LVL:
  1384. ret = 0;
  1385. break;
  1386. }
  1387. return ret;
  1388. }
  1389. static void
  1390. usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
  1391. {
  1392. SDHCIState *s = SYSBUS_SDHCI(opaque);
  1393. uint8_t hostctl1;
  1394. uint32_t value = (uint32_t)val;
  1395. switch (offset) {
  1396. case ESDHC_DLL_CTRL:
  1397. case ESDHC_TUNE_CTRL_STATUS:
  1398. case ESDHC_UNDOCUMENTED_REG27:
  1399. case ESDHC_TUNING_CTRL:
  1400. case ESDHC_WTMK_LVL:
  1401. break;
  1402. case ESDHC_VENDOR_SPEC:
  1403. s->vendor_spec = value;
  1404. switch (s->vendor) {
  1405. case SDHCI_VENDOR_IMX:
  1406. if (value & ESDHC_IMX_FRC_SDCLK_ON) {
  1407. s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
  1408. } else {
  1409. s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
  1410. }
  1411. break;
  1412. default:
  1413. break;
  1414. }
  1415. break;
  1416. case SDHC_HOSTCTL:
  1417. /*
  1418. * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
  1419. *
  1420. * 7 6 5 4 3 2 1 0
  1421. * |-----------+--------+--------+-----------+----------+---------|
  1422. * | Card | Card | Endian | DATA3 | Data | Led |
  1423. * | Detect | Detect | Mode | as Card | Transfer | Control |
  1424. * | Signal | Test | | Detection | Width | |
  1425. * | Selection | Level | | Pin | | |
  1426. * |-----------+--------+--------+-----------+----------+---------|
  1427. *
  1428. * and 0x29
  1429. *
  1430. * 15 10 9 8
  1431. * |----------+------|
  1432. * | Reserved | DMA |
  1433. * | | Sel. |
  1434. * | | |
  1435. * |----------+------|
  1436. *
  1437. * and here's what SDCHI spec expects those offsets to be:
  1438. *
  1439. * 0x28 (Host Control Register)
  1440. *
  1441. * 7 6 5 4 3 2 1 0
  1442. * |--------+--------+----------+------+--------+----------+---------|
  1443. * | Card | Card | Extended | DMA | High | Data | LED |
  1444. * | Detect | Detect | Data | Sel. | Speed | Transfer | Control |
  1445. * | Signal | Test | Transfer | | Enable | Width | |
  1446. * | Sel. | Level | Width | | | | |
  1447. * |--------+--------+----------+------+--------+----------+---------|
  1448. *
  1449. * and 0x29 (Power Control Register)
  1450. *
  1451. * |----------------------------------|
  1452. * | Power Control Register |
  1453. * | |
  1454. * | Description omitted, |
  1455. * | since it has no analog in ESDHCI |
  1456. * | |
  1457. * |----------------------------------|
  1458. *
  1459. * Since offsets 0x2A and 0x2B should be compatible between
  1460. * both IP specs we only need to reconcile least 16-bit of the
  1461. * word we've been given.
  1462. */
  1463. /*
  1464. * First, save bits 7 6 and 0 since they are identical
  1465. */
  1466. hostctl1 = value & (SDHC_CTRL_LED |
  1467. SDHC_CTRL_CDTEST_INS |
  1468. SDHC_CTRL_CDTEST_EN);
  1469. /*
  1470. * Second, split "Data Transfer Width" from bits 2 and 1 in to
  1471. * bits 5 and 1
  1472. */
  1473. if (value & ESDHC_CTRL_8BITBUS) {
  1474. hostctl1 |= SDHC_CTRL_8BITBUS;
  1475. }
  1476. if (value & ESDHC_CTRL_4BITBUS) {
  1477. hostctl1 |= ESDHC_CTRL_4BITBUS;
  1478. }
  1479. /*
  1480. * Third, move DMA select from bits 9 and 8 to bits 4 and 3
  1481. */
  1482. hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
  1483. /*
  1484. * Now place the corrected value into low 16-bit of the value
  1485. * we are going to give standard SDHCI write function
  1486. *
  1487. * NOTE: This transformation should be the inverse of what can
  1488. * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
  1489. * kernel
  1490. */
  1491. value &= ~UINT16_MAX;
  1492. value |= hostctl1;
  1493. value |= (uint16_t)s->pwrcon << 8;
  1494. sdhci_write(opaque, offset, value, size);
  1495. break;
  1496. case ESDHC_MIX_CTRL:
  1497. /*
  1498. * So, when SD/MMC stack in Linux tries to write to "Transfer
  1499. * Mode Register", ESDHC i.MX quirk code will translate it
  1500. * into a write to ESDHC_MIX_CTRL, so we do the opposite in
  1501. * order to get where we started
  1502. *
  1503. * Note that Auto CMD23 Enable bit is located in a wrong place
  1504. * on i.MX, but since it is not used by QEMU we do not care.
  1505. *
  1506. * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
  1507. * here becuase it will result in a call to
  1508. * sdhci_send_command(s) which we don't want.
  1509. *
  1510. */
  1511. s->trnmod = value & UINT16_MAX;
  1512. break;
  1513. case SDHC_TRNMOD:
  1514. /*
  1515. * Similar to above, but this time a write to "Command
  1516. * Register" will be translated into a 4-byte write to
  1517. * "Transfer Mode register" where lower 16-bit of value would
  1518. * be set to zero. So what we do is fill those bits with
  1519. * cached value from s->trnmod and let the SDHCI
  1520. * infrastructure handle the rest
  1521. */
  1522. sdhci_write(opaque, offset, val | s->trnmod, size);
  1523. break;
  1524. case SDHC_BLKSIZE:
  1525. /*
  1526. * ESDHCI does not implement "Host SDMA Buffer Boundary", and
  1527. * Linux driver will try to zero this field out which will
  1528. * break the rest of SDHCI emulation.
  1529. *
  1530. * Linux defaults to maximum possible setting (512K boundary)
  1531. * and it seems to be the only option that i.MX IP implements,
  1532. * so we artificially set it to that value.
  1533. */
  1534. val |= 0x7 << 12;
  1535. /* FALLTHROUGH */
  1536. default:
  1537. sdhci_write(opaque, offset, val, size);
  1538. break;
  1539. }
  1540. }
  1541. static const MemoryRegionOps usdhc_mmio_ops = {
  1542. .read = usdhc_read,
  1543. .write = usdhc_write,
  1544. .valid = {
  1545. .min_access_size = 1,
  1546. .max_access_size = 4,
  1547. .unaligned = false
  1548. },
  1549. .endianness = DEVICE_LITTLE_ENDIAN,
  1550. };
  1551. static void imx_usdhc_init(Object *obj)
  1552. {
  1553. SDHCIState *s = SYSBUS_SDHCI(obj);
  1554. s->io_ops = &usdhc_mmio_ops;
  1555. s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
  1556. }
  1557. static const TypeInfo imx_usdhc_info = {
  1558. .name = TYPE_IMX_USDHC,
  1559. .parent = TYPE_SYSBUS_SDHCI,
  1560. .instance_init = imx_usdhc_init,
  1561. };
  1562. /* --- qdev Samsung s3c --- */
  1563. #define S3C_SDHCI_CONTROL2 0x80
  1564. #define S3C_SDHCI_CONTROL3 0x84
  1565. #define S3C_SDHCI_CONTROL4 0x8c
  1566. static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
  1567. {
  1568. uint64_t ret;
  1569. switch (offset) {
  1570. case S3C_SDHCI_CONTROL2:
  1571. case S3C_SDHCI_CONTROL3:
  1572. case S3C_SDHCI_CONTROL4:
  1573. /* ignore */
  1574. ret = 0;
  1575. break;
  1576. default:
  1577. ret = sdhci_read(opaque, offset, size);
  1578. break;
  1579. }
  1580. return ret;
  1581. }
  1582. static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
  1583. unsigned size)
  1584. {
  1585. switch (offset) {
  1586. case S3C_SDHCI_CONTROL2:
  1587. case S3C_SDHCI_CONTROL3:
  1588. case S3C_SDHCI_CONTROL4:
  1589. /* ignore */
  1590. break;
  1591. default:
  1592. sdhci_write(opaque, offset, val, size);
  1593. break;
  1594. }
  1595. }
  1596. static const MemoryRegionOps sdhci_s3c_mmio_ops = {
  1597. .read = sdhci_s3c_read,
  1598. .write = sdhci_s3c_write,
  1599. .valid = {
  1600. .min_access_size = 1,
  1601. .max_access_size = 4,
  1602. .unaligned = false
  1603. },
  1604. .endianness = DEVICE_LITTLE_ENDIAN,
  1605. };
  1606. static void sdhci_s3c_init(Object *obj)
  1607. {
  1608. SDHCIState *s = SYSBUS_SDHCI(obj);
  1609. s->io_ops = &sdhci_s3c_mmio_ops;
  1610. }
  1611. static const TypeInfo sdhci_s3c_info = {
  1612. .name = TYPE_S3C_SDHCI ,
  1613. .parent = TYPE_SYSBUS_SDHCI,
  1614. .instance_init = sdhci_s3c_init,
  1615. };
  1616. static void sdhci_register_types(void)
  1617. {
  1618. type_register_static(&sdhci_sysbus_info);
  1619. type_register_static(&sdhci_bus_info);
  1620. type_register_static(&imx_usdhc_info);
  1621. type_register_static(&sdhci_s3c_info);
  1622. }
  1623. type_init(sdhci_register_types)